• 제목/요약/키워드: Cascaded multilevel inverter

검색결과 112건 처리시간 0.024초

저비용 단일전원 비대칭 Cascaded H-Bridge 멀티레벨 인버터 (Low Cost Single-Sourced Asymmetrical Cascaded H-Bridge Multilevel Inverter)

  • 모하나 순다 마노하란;아쉬라프 아메드;이춘구;박종후
    • 전력전자학회:학술대회논문집
    • /
    • 전력전자학회 2015년도 전력전자학술대회 논문집
    • /
    • pp.323-324
    • /
    • 2015
  • Recently, asymmetrical cascaded H-bridge multilevel inverter started to be highlighted as an alternative for the symmetrical cascaded H-bridge. The topology has a small number of part count compared to the symmetrical with higher number of levels. However, it has a drawback of the modulation index limitation which is relatively higher than its symmetrical counterpart, which causes a necessity of an extra voltage pre-regulator. In this paper, the single-sourced pre-regulator is unified with an inner single switch DC/DC converter isolated by coupled inductor. It leads to cost and size reduction. The proposed topology is verified using simulation results.

  • PDF

Predictive Current Control for Multilevel Cascaded H-Bridge Inverters Based on a Deadbeat Solution

  • Qi, Chen;Tu, Pengfei;Wang, Peng;Zagrodnik, Michael
    • Journal of Power Electronics
    • /
    • 제17권1호
    • /
    • pp.76-87
    • /
    • 2017
  • Finite-set predictive current control (FS-PCC) is advantageous for power converters due to its high dynamic performance and has received increasing interest in multilevel inverters. Among multilevel inverter topologies, the cascaded H-bridge (CHB) inverter is popular and mature in the industry. However, a main drawback of FS-PCC is its large computational burden, especially for the application of CHB inverters. In this paper, an FS-PCC method based on a deadbeat solution for three-phase zero-common-mode-voltage CHB inverters is proposed. In the proposed method, an inverse model of the load is utilized to calculate the reference voltage based on the reference current. In addition, a cost function is directly expressed in the terms of the voltage errors. An optimal control actuation is selected by minimizing the cost function. In the proposed method, only three instead of all of the control actuations are used for the calculations in one sampling period. This leads to a significant reduction in computations. The proposed method is tested on a three-phase 5-level CHB inverter. Simulation and experimental results show a very similar and comparable control performance from the proposed method compared with the traditional FS-PCC method which evaluates the cost function for all of the control actuations.

멀티레벨 직렬 전압형 인버터를 이용한 무효전력보상기(SVC)의 제어 (Control of Static Var Compensator Using A Cascade Typed Multilevel Voltage Source Inverter)

  • 민완기;박용배;김영한;최재호
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1996년도 추계학술대회 논문집 학회본부
    • /
    • pp.332-335
    • /
    • 1996
  • Multilevel voltage source inverters are emerging as a new breed of power inverter options for high power applications. This paper presents a cascade typed multilevel voltage source inverter which has separate de sources for high voltage. This inverter is proposed for flexible ac transmission systems (FACTS) including static var compensator(SVC), series compensation and phase shifting. It can solve the problems of conventional transformer-based multipulse inverters and the problems of multilevel diode-clamped inverters. To show the superiority of multilevel cascaded inverter, simulation results are discussed in detail.

  • PDF

An Improved Phase-Shifted Carrier Pulse Width Modulation Based on the Artificial Bee Colony Algorithm for Cascaded H-Bridge Multilevel Inverters

  • Cai, Xinjian;Wu, Zhenxing;Li, Quanfeng;Wang, Shuxiu
    • Journal of Power Electronics
    • /
    • 제16권2호
    • /
    • pp.512-521
    • /
    • 2016
  • Cascaded H-bridge multilevel (CHBML) inverters usually include a large number of isolated dc-voltage sources. Some faults in the dc-voltage sources result in unequal cell dc voltages. Unfortunately, the conventional phase-shifted carrier (PSC) PWM method that is widely used for CHBML inverters cannot eliminate low frequency sideband harmonics when the cell dc voltages are not equal. This paper analyzes the principle of sideband harmonic elimination, and proposes an improved PSCPWM that can eliminate low frequency sideband harmonics under the condition of unequal dc voltages. In order to calculate the carrier phases, it is necessary to solve transcendental equations for low frequency sideband harmonic elimination. Therefore, an approach based on the artificial bee colony (ABC) algorithm is presented in this paper. The proposed PSCPWM method enhances the reliability of CHBML inverters. The proposed PSCPWM is not limited to CHBML inverters. It can also be applied to other types of multilevel inverters. Simulation and experimental result obtained from a prototype CHBML inverter verify the theoretical analysis and the achievements made in this paper.

두 대의 5-레벨 인버터의 직렬결합을 이용한 멀티레벨인버터 (Multilevel Inverter using Two 5-level Inverters Connected in Series)

  • 최원균;권철순;홍운택;강필순
    • 전력전자학회논문지
    • /
    • 제15권5호
    • /
    • pp.376-380
    • /
    • 2010
  • 본 논문에서는 양방향 스위치를 가지는 기존의 5-레벨 인버터를 직렬 결합하여 다수의 출력 전압 레벨을 형성할 수 있는 멀티레벨 인버터 구조를 제안한다. 무엇보다도 제안된 회로의 입력 전압원 크기를 5의 배수로 구성함으로서 보다 많은 수의 레벨을 생성시킬 수 있다. 동일한 수의 출력 전압 레벨 형성시 기존의 Cascaded H-bridge cell 방식보다 스위칭 소자를 줄일 수 있어 시스템 크기, 비용, 전력 손실을 저감시킬 수 있는 장점을 가진다. 두 대의 5-레벨 인버터를 직렬 결합함으로써 25-레벨의 출력전압을 생성시킬 수 있는 인버터에 대한 특성을 분석하고 시뮬레이션과 실험을 통해 타당성을 검증한다.

단상 Cascaded H-Bridge 인버터의 출력 전압 품질 향상을 위한 선택적 고조파 제거 변조 기법 개발 (Development of Selective Harmonic Elimination PWM technique for voltage quality improvement of a single phase Cascaded H-Bridge inverter)

  • 이복원;이재석
    • 전기전자학회논문지
    • /
    • 제28권3호
    • /
    • pp.432-439
    • /
    • 2024
  • 본 논문은 재생배터리 에너지저장장치의 신뢰성과 전력품질 향상시키기 위해 개선된 단상 캐스케이드 H-브리지 기반 다중레벨 인버터의 선택적 고조파 제거 기법을 제안한다. 푸리에 급수에서 유도된 비선형 초월 방정식을 오프라인으로 풀어 선택적 고조파 제거 펄스 폭 변조 기법의 구현을 위한 최적의 스위칭 각도를 결정하며, 동작 중에 이 각도는 룩업 테이블을 통해 적용된다. 반복법인 Levenberg-Marquardt 알고리즘을 MATLAB에서 사용하여 방정식을 풀고 스위칭 각도를 얻었다. PLECS 시뮬레이션 소프트웨어를 통해 다중레벨 인버터에 사용되는 다른 기존의 펄스 폭 변조 기법들과 비교를 진행했으며, 제안된 방법의 유효성을 검증했다.

Grid-Connected Photovoltaic System Based on a Cascaded H-Bridge Inverter

  • Rezaei, Mohammad-Ali;Iman-Eini, Hossein;Farhangi, Shahrokh
    • Journal of Power Electronics
    • /
    • 제12권4호
    • /
    • pp.578-586
    • /
    • 2012
  • In this paper a single-phase Cascaded H-Bridge (CHB) inverter for photovoltaic (PV) applications is presented. Based on the presented mathematical analysis, a novel controller is introduced which adjusts the inverter power factor (PF) and manipulates the distribution of the reactive power between the cells to enhance the operating range of the CHB inverter. The adopted control strategy enables tracking of the maximum power point (MPP) of distinct PV strings and allows independent control of the dc-link voltages. The proposed controller also enables the inverter to operate under heavily unbalanced PV conditions. The performance of the CHB inverter and the proposed controllers are evaluated in the PSCAD/EMTDC environment. A seven-level CHB-based grid connected laboratory prototype is also utilized to verify the system performance.

A Cascaded Modular Multilevel Inverter Topology Using Novel Series Basic Units with a Reduced Number of Power Electronic Elements

  • Barzegarkhoo, Reza;Vosoughi, Naser;Zamiri, Elyas;Kojabadi, Hossein Madadi;Chang, Liuchen
    • Journal of Power Electronics
    • /
    • 제16권6호
    • /
    • pp.2139-2149
    • /
    • 2016
  • In this study, a new type of cascaded modular multilevel inverters (CMMLIs) is presented which is able to produce a considerable number of output voltage levels with a reasonable number of components. Accordingly, each series stage of the proposed CMMLI is comprised of two same basic units that are connected with each other through two unidirectional power switches without aiming any of the full H-bridge cells. In addition, since the potentiality for generating a higher number of output voltage levels in CMMLIs hinges on the magnitude of the dc voltage sources used in each series unit, in the rest of this paper, four different algorithms for determining an appropriate value for the dc sources' magnitude are also presented. In the following, a comprehensive topological analysis between some CMMLI structures reported in the literature and proposed structure along with several simulation and experimental results will be also given to validate the lucrative benefits and viability of the proposed topology.

Implementation of Multilevel Boost DC-Link Cascade based Reversing Voltage Inverter for Low THD Operation

  • Rao, S. Nagaraja;Kumar, D.V. Ashok;Babu, Ch. Sai
    • Journal of Electrical Engineering and Technology
    • /
    • 제13권4호
    • /
    • pp.1528-1538
    • /
    • 2018
  • In this paper, configuration of $1-{\phi}$ seven-level boost DC-link cascade based reversing voltage multilevel inverter (BDCLCRV MLI) is proposed for uninterrupted power supply (UPS) applications. It consists of three level boost converter, level generation unit and full bridge circuit for polarity generation. When compared with conventional boost cascaded H-bridge MLI configurations, the proposed system results in reduction of DC sources, reduced power switches and gate drive requirements. Inverter switching is accomplished by providing appropriate switching angles that is generated by any optimization switching angle techniques. Here, round modulation control (RMC) method is taken as the optimization method and switching angles are derived and the same is compared with various switching angles methods i.e., equal-phase (EP) method, and half-equal-phase (HEP) method which results in improved quality of obtained AC power with lowest total harmonic distortion (THD). Reduction in DC sources and switch count makes the system more cost effective. A simulation and prototype model of $1-{\phi}$ seven-level BDCLCRV MLI system is developed and its performance is analyzed for various operating conditions.

Selective Harmonic Elimination for a Single-Phase 13-level TCHB Based Cascaded Multilevel Inverter Using FPGA

  • Halim, Wahidah Abd.;Rahim, Nasrudin Abd.;Azri, Maaspaliza
    • Journal of Power Electronics
    • /
    • 제14권3호
    • /
    • pp.488-498
    • /
    • 2014
  • This paper presents an implementation of selective harmonic elimination (SHE) modulation for a single-phase 13-level transistor-clamped H-bridge (TCHB) based cascaded multilevel inverter. To determine the optimum switching angle of the SHE equations, the Newton-Raphson method is used in solving the transcendental equation describing the fundamental and harmonic components. The proposed SHE scheme used the relationship between the angles and a sinusoidal reference waveform based on voltage-angle equal criteria. The proposed SHE scheme is evaluated through simulation and experimental results. The digital modulator based-SHE scheme using a field-programmable gate array (FPGA) is described and has been implemented on an Altera DE2 board. The proposed SHE is efficient in eliminating the $3^{rd}$, $5^{th}$, $7^{th}$, $9^{th}$ and $11^{th}$ order harmonics, which validates the analytical results. From the results, it can be seen that the adopted 13-level inverter produces a higher quality with a better harmonic profile and sinusoidal shape of the stepped output waveform.