• Title/Summary/Keyword: Analog digital converter

Search Result 588, Processing Time 0.028 seconds

A CMOS Image Sensor with Analog Gamma Correction using a Nonlinear Single Slope ADC (비선형 단일 기울기 ADC를 사용하여 아날로그 감마 보정을 적용한 CMOS 이미지 센서)

  • Ham Seog-Heon;Han Gunhee
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.43 no.1 s.343
    • /
    • pp.65-70
    • /
    • 2006
  • An image sensor has limited dynamic range while the human eye has logarithmic response over wide range of light intensity. Although the sensor gain can be set high to identify details in darker area on the image, this results in saturation in brighter area. The gamma correction is essential to fit the human eye response. However, the digital gamma correction degrades image quality especially for darker area on the image due to the limited ADC resolution and the dynamic range. This Paper proposes a CMOS image sensor (CIS) with a nonlinear analog-to-digital converter (AU) which performs analog gamma correction. The CIS with the proposed nonlinear analog-to-digital conversion scheme was fabricated with a $0.35{\mu}m$ CMOS process. The analog gamma correction using the proposed nonlinear ADC CIS provides the 2.2dB peak-signal-to-noise-ratio(PSM) improved image qualify than conventional digital gamma correction. The PSNR of the image obtain from the digital gamma correction is 25.6dB while it is 27.8dB for analog gamma correction. The PSNR improvement over digital gamma correction is about $28.8\%$.

An Architecture Design of a Multi-Stage 12-bit High-Speed Pipelined A/D Converter (다단 12-비트 고속 파이프라인 A/D 변환기의 구조 설계)

  • 임신일;이승훈
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.32A no.12
    • /
    • pp.220-228
    • /
    • 1995
  • An optimized 4-stage 12-bit pipelined CMOS analog-to-digital converter (ADC) architecture is proposed to obtain high linearity and high yield. The ADC based on a multiplying digital-to-analog converter (MDAC) selectively employs a binary-weighted-capacitor (BWC) array in the front-end stage and a unit-capacitor (UC) array in the back-end stages to improve integral nonlinearity (INL) and differential nonlinearity (DNL) simultaneously whil maintaining high yield. A digital-domain nonlinear error calibration technique is applied in the first stage of the ADC to improve its accuracy to 12-bit level. The largest DNL error in the mid-point code of the ADC is reduced by avoiding a code-error symmetry observed in a conventional digitally calibrated ADC is reduced by avoiding a code-error symmetry observed in a conventional digitally calibrated ADC is simulated to prove the effectiveness of the proposed ADC architecture.

  • PDF

Design of 6bit CMOS A/D Converter with Simplified S-R latch (단순화된 S-R 래치를 이용한 6비트 CMOS 플래쉬 A/D 변환기 설계)

  • Son, Young-Jun;Kim, Won;Yoon, Kwang-Sub
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.33 no.11C
    • /
    • pp.963-969
    • /
    • 2008
  • This paper presents 6bit 100MHz Interpolation Flash Analog-to-Digital Converter, which can be applied to the Receiver of Wireless Tele-communication System. The 6bit 100MHz Flash Analog-to-Digital Converter simplifies and integrates S-R latch which multiplies as the resolution increases. Whereas the conventional NAND based S-R latch needed eight MOS transistors, this Converter was designed with only six, which makes the Dynamic Power Dissipation of the A/D Converter reduced up to 12.5%. The designed A/D Converter went through $0.18{\mu}m$ CMOS n-well 1-poly 6-metal process to be a final product, and the final product has shown 282mW of power dissipation with 1.8V of Supply Voltage, 100MHz of conversion rate. And 35.027dBc, 31.253dB SFDR and 4.8bits, 4.2bits ENOB with 12.5MHz, 50MHz of each input frequency.

A Pipelined 60Ms/s 8-bit Analog to Digital Converter (8-bit 60Ms/s 파이프라인 아날로그 디지털 변환기)

  • 조은상;정강민
    • Proceedings of the IEEK Conference
    • /
    • 2001.06b
    • /
    • pp.253-256
    • /
    • 2001
  • This paper introduces the design of high-speed analog- to-digital converter for high-definition TV, camcorders, portable equipments and implemented in a 0.65${\mu}{\textrm}{m}$ CMOS technology. Key circuits developed for low power and high speed A/D converter are a dynamic comparator that consumes no static power, a source follower buffered op amp that achives wide bandwidth using large input devices. The converter achieves low power dissipation of 40-mW at 3.3-V power supply. Measured performance includes 0.53 LSB of INL and 0.48 LSB of DNL while sampling at 60MHz.

  • PDF

Design of A 12-Bit 100-MHz CMOS Digital-to-Analog Converter (12 비트 100 MHz CMOS 디지털/아날로그 변환기의 설계)

  • Lee, Ju-Sang;Choi, Ill-Hoon;Kim, Gyu-Hyun;Yu, Sang-Dae
    • Proceedings of the KIEE Conference
    • /
    • 2002.11c
    • /
    • pp.609-612
    • /
    • 2002
  • In this paper, a 12-bit 100-MHz CMOS current steering digital-to-analog converter is designed. In the D/A converter, a driver circuit using a dynamic latch is implemented to obtain low glitch and thermometer decoder is used for low DNL errors, guaranteed monotonicity, reduced stitching noise. And a threshold voltage-compensated current source. The D/A converter is designed with 0.35-$\mu m$ CMOS technology at 3.3 V power supply and simulated with HSPICE. The maximum power dissipation of the designed DAC is 143 mW.

  • PDF

The Design of a high resolution 2-order Sigma-Delta modulator (고해상도 2차 Sigma-Delta 변조기의 설계)

  • Kim, Gyu-Hyun;Yang, Yil-Suk;Lee, Dae-Woo;Yu, Byoung-Gon;Kim, Jong-Dae
    • Proceedings of the KIEE Conference
    • /
    • 2003.11c
    • /
    • pp.361-364
    • /
    • 2003
  • In this paper, a high-resolution multibit sigma-delta modulator implemented in a.0.35-um CMOS technology is introduced. This modulator consists of two switched capacitor integrators, 3-bits A/D converter, and 3-bits D/A converter For the verification of the internal function blocks, HSPICE simulator is used. This circuit is normally operated at 130 MHz clock and the total power dissapation is 70 mW.

  • PDF

Time Domain Based Digital Controller for Buck-Boost Converter

  • Vijayalakshmi, S.;Sree Renga Raja, T.
    • Journal of Electrical Engineering and Technology
    • /
    • v.9 no.5
    • /
    • pp.1551-1561
    • /
    • 2014
  • Design, Simulation and experimental analysis of closed loop time domain based Discrete PWM buck-boost converter are described. To improve the transient response and dynamic stability of the proposed converter, Discrete PID controller is the most preferable one. Discrete controller does not require any precise analytical model of the system to be controlled. The control system of the converter is designed using digital PWM technique. The proposed controller improves the dynamic performance of the buck-boost converter by achieving a robust output voltage against load disturbances, input voltage variations and changes in circuit components. The converter is designed through simulation using MATLAB/Simulink and performance parameters are also measured. The discrete controller is implemented, and design goal is achieved and the same is verified against theoretical calculation using LabVIEW.

A Study of Incline Measurement using High Accuracy Digital Datalogger System for Railway Structures (고정밀 24비트 디지털 데이터로거를 이용한 철도구조물의 경사계측에 관한 연구)

  • Lee, Seong-Won;Lee, Keun-Ho;Chung, Jae-Min
    • Proceedings of the KSR Conference
    • /
    • 2008.06a
    • /
    • pp.249-254
    • /
    • 2008
  • The objective of this study is the developement of real time automatic incline measurement using high accuracy digital datalogger for safety and maintence of railway construction sites. For the replacement of current 16 bit analog/digital converter, Digital datalogger system using 24 bit analog/digital converter is studied for the first time with in a country. Therefore data communication method and analyzing program of automatic measurement data is developed for the automatic high accuracy digital datalogge system. The results of this study will be using real time automatic incline measurement of railway structures.

  • PDF

A Study of Dynamic Measurement using High Accuracy Digital Datalogger System for Railway Structures (철도구조물 진동계측에의 고정밀 디지털 데이터로거 적용성 연구)

  • Lee, Seong-Won;Lee, Keun-Ho;Chung, Jae-Min
    • Proceedings of the KSR Conference
    • /
    • 2008.11b
    • /
    • pp.1006-1011
    • /
    • 2008
  • The objective of this study is the developement of real time automatic dynamic measurement using high accuracy digital datalogger for safety and maintence of railway construction sites. For the replacement of current 16 bit analog/digital converter, Digital datalogger system using 24 bit analog/digital converter is studied for the first time with in a country. Therefore data communication method and analyzing program of automatic measurement data is developed for the automatic high accuracy digital datalogger system. The results of this study will be using real time automatic dynamic measurement of railway structures.

  • PDF

Design of a 12b SAR ADC for DMPPT Control in a Photovoltaic System

  • Rho, Sung-Chan;Lim, Shin-Il
    • IEIE Transactions on Smart Processing and Computing
    • /
    • v.4 no.3
    • /
    • pp.189-193
    • /
    • 2015
  • This paper provides the design techniques of a successive approximation register (SAR) type 12b analog-to-digital converter (ADC) for distributed maximum power point tracking (DMPPT) control in a photovoltaic system. Both a top-plate sampling technique and a $V_{CM}$-based switching technique are applied to the 12b capacitor digital-to-analog converter (CDAC). With these techniques, we can implement a 12b SAR ADC with a 10b capacitor array digital-to-analog converter (DAC). To enhance the accuracy of the ADC, a single-to-differential converted DAC is exploited with the dual sampling technique during top-plate sampling. Simulation results show that the proposed ADC can achieve a signal-to-noise plus distortion ratio (SNDR) of 70.8dB, a spurious free dynamic range (SFDR) of 83.3dB and an effective number of bits (ENOB) of 11.5b with bipolar CMOS LDMOD (BCDMOS) $0.35{\mu}m$ technology. Total power consumption is 115uW under a supply voltage of 3.3V at a sampling frequency of 1.25MHz. And the figure of merit (FoM) is 32.68fJ/conversion-step.