• Title/Summary/Keyword: 칩 제어

Search Result 503, Processing Time 0.034 seconds

At-speed Interconnect Test Controller for SoC with Multiple System Clocks and Heterogeneous Cores (다중 시스템 클럭과 이종 코아를 가진 시스템 온 칩을 위한 연결선 지연 고장 테스트 제어기)

  • Jang Yeonsil;Lee Hyunbin;Shin Hyunchul;Park Sungju
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.42 no.5 s.335
    • /
    • pp.39-46
    • /
    • 2005
  • This paper introduces a new At-speed Interconnect Test Controller (ASITC) that can detect and diagnose dynamic as well as static defects in an SoC. SoC is comprised of IEEE 1149.1 and P1500 wrapped cores which can be operated by multiple system clocks. In other to test such a complicated SoC, we designed a interface module for P1500 wrapped cores and the ASITC that makes it possible to detect interconnect delay faults during 1 system clock from launching to capturing the transition signal. The ASITC proposed requires less area overhead than other approaches and the operation was verified through the FPGA implementation

A High-Voltage Compliant Neural Stimulation IC for Implant Devices Using Standard CMOS Process (체내 이식 기기용 표준 CMOS 고전압 신경 자극 집적 회로)

  • Abdi, Alfian;Cha, Hyouk-Kyu
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.52 no.5
    • /
    • pp.58-65
    • /
    • 2015
  • This paper presents the design of an implantable stimulation IC intended for neural prosthetic devices using $0.18-{\mu}m$ standard CMOS technology. The proposed single-channel biphasic current stimulator prototype is designed to deliver up to 1 mA of current to the tissue-equivalent $10-k{\Omega}$ load using 12.8-V supply voltage. To utilize only low-voltage standard CMOS transistors in the design, transistor stacking with dynamic gate biasing technique is used for reliable operation at high-voltage. In addition, active charge balancing circuit is used to maintain zero net charge at the stimulation site over the complete stimulation cycle. The area of the total stimulator IC consisting of DAC, current stimulation output driver, level-shifters, digital logic, and active charge balancer is $0.13mm^2$ and is suitable to be applied for multi-channel neural prosthetic devices.

Design and Implementation of High-speed Wireless LAN System (고속 무선 LAN 시스템 설계 및 구현)

  • Kim, You-Jin;Lee, Sang-Min;Jung, Hae-Won;Lee, Hyeong-Ho;Ki, Jang-Geun;Cho, Hyun-Mook
    • Journal of the Institute of Electronics Engineers of Korea TC
    • /
    • v.38 no.6
    • /
    • pp.11-17
    • /
    • 2001
  • Design and implementation of the MAC protocol processor prototype for high speed wireless LAN, which has interface with 5GHz OFDM PHY layer, is presented. We analyze the IEEE 802.11 MAC protocol specification and then separate the MAC protocol functions to be implemented by hardware and firmware and define the interface in which frames can be exchanged. That is, it is considered that high speed queue processing and interfaces with RISC processor and OFDM PHY layer. Protocol control and transmission/reception functions of the MAC functions are implemented in hardware in order to guarantee high speed processing in MAC layer. The developed MAC hardware block operates at 10MHz main clock. Therefore, transmission rate in PHY layer is about 80Mbps because data transmission/reception between MAC layer and PHY layer is performed as unit of octet. The designed FPGA MAC function chip has been implemented in wireless LAN test board and it is verified that DCF function is operated correctly.

  • PDF

Design of an 8-bit 230MSPS Analog Flat Panel Interface for TFT-LCD Driver (TFT-LCD 드라이버를 위한 8-bit 230MSPS Analog Flat Panel InterFACE의 설계)

  • Yun, Seong-Uk;Im, Hyeon-Sik;Song, Min-Gyu
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.39 no.2
    • /
    • pp.1-6
    • /
    • 2002
  • In this paper, an Analog Flat Panel interface(AFPI) which supports for UXGa(Ultar extended Graphics Array)-Compatible TFT LCD Driver is designed. The Proposed AFPI is composed of 8-b ADC, Automatic Gain Control(AGC), Low-Jitter PLL. In order to obtain a high speed and low power consumption, an efficient architecture of 8-bit ADC is proposed, whose FR(Folding Rate) is 8, NFB(Number of Folding Block) is 2, and IR (Interpolating Rate) is 16. We can get high SNDR by adopting distributed track and hold circuits. Also a programmable AGC which is possible to control gain and clamp, and a low-jitter PLL are proposed. The chip has been fabricated with 0.25${\mu}{\textrm}{m}$ 1-poly S-metal n-well CMOS technology. The effective chip area is 3.6mm $\times$ 3.2mm and it dissipates about 602㎽ at 2.5V power supply. The INL and DNL are within $\pm$ 1LSB. The measured SNDR is about 43㏈, when the input frequency is 10MHz at 200MHz clock frequency.

Implementation of High-Power PM Diode Switch Modules and High-Speed Switch Driver Circuits for Wibro Base Stations (와이브로 기지국 시스템을 위한 고전력 PIN 다이오드 스위치 모듈과 고속 스위치 구동회로의 구현)

  • Kim, Dong-Wook;Kim, Kyeong-Hak;Kim, Bo-Bae
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.18 no.4 s.119
    • /
    • pp.364-371
    • /
    • 2007
  • In this paper, the design and implementation of high-power PIN diode switch modules and high-speed switch driver circuits are presented for Wibro base stations. To prevent isolation degradation due to parasitic inductances of conventional packaged PIN diodes and to improve power handling capabilities of the switch modules, bare diode chips are used and carefully placed in a PCB layout, which makes bonding wire inductances to be absorbed in the impedance of a transmission line. The switch module is designed and implemented to have a maximum performance while using a minimum number of the diodes. It shows an insertion loss of ${\sim}0.84\;dB$ and isolation of 80 dB or more at 2.35 GHz. The switch driver circuit is also fabricated and measured to have a switching speed of ${\sim}200\;nsec$. The power handling capability test demonstrates that the module operates normally even under a digitally modulated 70 W RF signal stress.

Characteristics of cordierite ceramics filled with alumina platelets (판상형 알루미나 첨가에 의한 코디어라이트의 미세구조 및 물성 변화에 대한 고찰)

  • 이상진;조경식
    • Journal of the Korean Crystal Growth and Crystal Technology
    • /
    • v.12 no.6
    • /
    • pp.292-298
    • /
    • 2002
  • Densified cordierite matrixes added alumina platelets were studied as a ceramic substrate material having a low thermal expansion coefficient, low dielectric constant and proper strength. Amorphous-type cordierite powders were filled with four kinds of alumina platelet powders in various compositions. All samples were sintered at $1300^{\circ}C$ for 2 h in an air atmosphere. Improved flexural strength of about 80 MPa, low dielectric constant of 5.0 at 1 MHz and low thermal expansion coefficient of $3.5 \times 10^{-6}/^{\circ}C$ were obtained by the control of the microstructure. Isolated micropores were formed in the matrix and the porosity was dependent on the platelet content and size. In the 10 vol% of alumina platelet content, the isolated micropores were 3~8 $\mu \textrm{m}$ in size, and an increase in dielectric constant by adding alumina platelet filler was inhibited by the micropores.

Low Noise Phase Locked Loop with Negative Feedback Loop including Frequency Variation Sensing Circuit (주파수 변화 감지 회로를 포함하는 부궤환 루프를 가지는 저잡음 위상고정루프)

  • Choi, Young-Shig
    • The Journal of Korea Institute of Information, Electronics, and Communication Technology
    • /
    • v.13 no.2
    • /
    • pp.123-128
    • /
    • 2020
  • A low phase noise phase locked loop (PLL) with negative feedback loop including frequency variation sensing circuit (FVSC) has been proposed. The FVSC senses the frequency variation of voltage controlled oscillator output signal and controls the volume of electric charge in loop filter capacitance. As the output frequency of the phase locked loop increases, the FVSC reduces the loop filter capacitor charge. This causes the loop filter output voltage to decrease, resulting in a phase locked loop output frequency decrease. The added negative feedback loop improves the phase noise characteristics of the proposed phase locked loop. The size of capacitance used in FVSC is much smaller than that of loop filter capacitance resulting in no effect in the size of the proposed PLL. The proposed low phase noise PLL with FVSC is designed with a supply voltage of 1.8V in a 0.18㎛ CMOS process. Simulation results show the jitter of 273fs and the locking time of 1.5㎲.

Image Edge Detector Based on Analog Correlator and Neighbor Pixels (아날로그 상관기와 인접픽셀 기반의 영상 윤곽선 검출기)

  • Lee, Sang-Jin;Oh, Kwang-Seok;Nam, Min-Ho;Cho, Kyoungrok
    • The Journal of the Korea Contents Association
    • /
    • v.13 no.10
    • /
    • pp.54-61
    • /
    • 2013
  • This paper presents a simplified hardware based edge detection circuit which is based on an analog correlator combining with the neighbor pixels in CMOS image sensor. A pixel element of the edge detector consists of an active pixel sensor and an analog correlator circuit which connects two neighbor pixels. The edge detector shares a comparator on each column that the comparator decides an edge of the target pixel with an adjustable reference voltage. The circuit detects image edge from CIS directly that reduces area and power consumption 4 times and 20%, respectively, compared with the previous works. And also it has advantage to regulate sensitivity of the edge detection because the threshold value is able to control externally. The fabricated chip has 34% of fill factor and 0.9 ${\mu}W$ of power per a pixel under 0.18 ${\mu}m$ CMOS technology.

Inter-user Quasi-synchronous OFDMA for Cooperative Base Stations Systems (상향링크 협력기지국 시스템을 위한 사용자 간 준동기 OFDMA 기법)

  • Kim, Bong-Seok;Choi, Kwonhue
    • Journal of Satellite, Information and Communications
    • /
    • v.9 no.1
    • /
    • pp.97-101
    • /
    • 2014
  • We propose a timing-offset resilient OFDMA with achieving full diversity for uplink cooparative base station (BS) systems. In uplink OFDMA, timing offset (TO) among multiple users destroys subcarrier orthogonality and thus, it degrades the performance. In order to avoid this performance degradation, the accurate processing, so called 'ranging', is required to synchronize. However, in cooparative BS systems, it is difficult to perform ranging scheme. This is because if the ranging scheme is performed for a specific BS, timing offset has to occur for other BSs. Thus, the conventional ranging method cannot achieve full diversity gain in cooperative BS systems. By employing TO resilient OFDMA, so called, 'ZCZ time-spread OFDMA'. we achieve full diversity gain even with TO among multiple users. We show that the proposed scheme achieves the same performance with case of no multiple acces interference.

A 200-MHZ@2.5-V Dual-Mode Multiplier for Single / Double -Precision Multiplications (단정도/배정도 승산을 위한 200-MHZ@2.5-V 이중 모드 승산기)

  • 이종남;박종화;신경욱
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.4 no.5
    • /
    • pp.1143-1150
    • /
    • 2000
  • A dual-mode multiplier (DMM) that performs single- and double-precision multiplications has been designed using a $0.25-\mum$ 5-metal CMOS technology. An algorithm for efficiently implementing double-precision multiplication with a single-precision multiplier was proposed, which is based on partitioning double-precision multiplication into four single-precision sub-multiplications and computing them with sequential accumulations. When compared with conventional double-precision multipliers, our approach reduces the hardware complexity by about one third resulting in small silicon area and low-power dissipation at the expense of increased latency and throughput cycles. The DMM consists of a $28-b\times28-b$ single-precision multiplier designed using radix-4 Booth receding and redundant binary (RB) arithmetic, an accumulator and a simple control logic for mode selection. It contains about 25,000 transistors on the area of about $0.77\times0.40-m^2$. The HSPICE simulation results show that the DMM core can safely operate with 200-MHZ clock at 2.5-V, and its estimated power dissipation is about 130-㎽ at double-precision mode.

  • PDF