• Title/Summary/Keyword: voltage-mode driver

Search Result 77, Processing Time 0.024 seconds

LVDS I/O Cells with Rail-to-Rail Input Receiver

  • Lim, Byong-Chan;Lee, Sung-Ryong;Kwon, Oh-Kyong
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2002.08a
    • /
    • pp.567-570
    • /
    • 2002
  • The LVDS (Low Voltage Differential Signaling) I/O cells, fully compatible with ANSI TIA/ EIA-644 LVDS standard, are designed using a 0.35${\mu}m$ standard CMOS technology. With a single 3V supply, the core cells operate at 1.34Gbps and power consumption of the output driver and the input receiver is 10. 5mW and 4.2mW, respectively. In the output driver, we employ the DCMFB (Dynamic Common-Mode FeedBack) circuit which can control the DC offset voltage of differential output signals. The SPICE simulation result of the proposed output driver shows that the variation of the DC offset voltage is 15.6% within a permissible range. In the input receiver, the proposed dual input stage with a positive feedback latch covers rail-to-rail input common-mode range and enables a high-speed, low-power operation. 5-channels of the proposed LVDS I/O pair can handle display data up to 8-bit gray scale and UXGA resolution.

  • PDF

Mixed-Mode Simulations of Touch Screen Panel Driver with Capacitive Sensor based on Improved Charge Pump Circuit (개선된 charge pump 기반 정전 센싱 회로를 이용한 터치 스크린 패널 드라이버의 혼성모드 회로 분석)

  • Yeo, Hyeop-Goo
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.16 no.2
    • /
    • pp.319-324
    • /
    • 2012
  • This paper introduces a 2-dimensional touch screen panel driver based on an improved capacitive sensing circuit. The improved capacitive sensing circuit based on charge pump can eliminate the remaining charges of the intermediate nodes, which may cause output voltage drift. The touch screen panel driver with mixed-mode circuits was built and simulated using Cadence Spectre. Verilog-A models the digital circuits effectively and enables them to interface with analog circuits easily. From the simulation results, we can verify the reliable operations of the simple structured touch screen panel driver based on the improved capacitive sensing circuit offering no voltage drift.

Low Voltage Swing BUS Driver and Interface Analysis for Low Power Consumption (전력소모 감소를 위한 저 전압 BUS 구동과 인터페이스 분석)

  • Lee Ho-Seok;Kim Lee-Sup
    • Journal of the Korean Institute of Telematics and Electronics C
    • /
    • v.36C no.7
    • /
    • pp.10-16
    • /
    • 1999
  • This paper describes a low voltage swing bus driver using FCSR(Feedback Control Swing voltage Reduction) which can control bus swing voltage within a few hundred of mV. It is proposed to reduce power consumption in On-chip interface, especially for MDL(Merged DRAM Logic) architecture wihich has wide and large capacitance bus. FCSR operates on differential signal dual-line bus and on precharged bus with block controlling fuction. We modeled driver and bus to scale driver size automatically when bus environment is variant. We also modeled coupling capacitance noise(crosstalk) of neighborhood lines which operate on odd mode with parallel current source to analysis crosstalk effect in the victim-line according as voltage transition in the aggressor-line and environment in the victim-line. We built a test chip which was designed to swing 600mV in bus, shows 70Mhz operation at 3.3V, using Hyundai 0.8um CMOS technology. FCSR operate with 250Mhz at 3.3V by Hspice simulation.

  • PDF

A Study on the Design of Green Mode Power Switch IC (그린 모드 파워 스위치 IC 설계에 관한 연구)

  • Lee, Woo-Ram;Son, Sang-Hee;Chung, Won-Sup
    • Journal of IKEEE
    • /
    • v.14 no.2
    • /
    • pp.1-8
    • /
    • 2010
  • In this paper, Green Mode Power IC is designed to reduce the standby power. The proposed and designed IC works for the Switch Mode Power Supply(SMPS) and has the function of PWM. To reduce the unnecessary electric power, burst mode and skip mode section are introduced and controlled by external power MOSFET to diminish the standby power. The proposed IC is designed and simulated by KEC 30V-High Voltage 0.5um CMOS Process. The structure of proposed IC is composed of voltage regulator circuit, voltage reference circuit, UVLO(Under Voltage Lock out) circuit, Ibias circuit, green circuit, PWM circuit, OSC circuit, protection circuit, control circuit, and level & driver circuit. Measuring the current consumption of each block from the simulation results, 1.2942 mA of the summing consumption current from each block is calculated and ot proved that it is within the our design target of 1.3 mA. The current consumption of the proposed IC in this paper is less than a half of conventional ICs, and power consumption is reduced to the extent of 1W in standby mode. From the above results, we know that efficiency of proposed IC is superior to the previous IC.

A Study of White-LED Driver IC for Mobile Applications (모바일용 White-LED Driver IC에 관한 연구)

  • Ko, Young-Seok;Park, Shi-Hong
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.22 no.7
    • /
    • pp.572-575
    • /
    • 2009
  • In this study, we proposed WLED(White-Light Emitting Diode) driver IC for mobile applications. This IC drove WLED for mobile applications with low input voltage and high efficiency by using boost converter. The device was designed by using boost converter applied current-mode control algorithm and provided PWM(Pulse Width Modulation) & analog dimming. Designed IC consisted of bias block, drive block, control block, protection block. We confirmed this device worked well through a application PCB (Printed Circuit Board) test.

Analysis and Design Considerations for a High Power Buck Derived LED Driver with Extended Output Voltage and Low Total Harmonic Distortion

  • Lv, Haijun;Wu, Xinke;Zhang, Junming
    • Journal of Power Electronics
    • /
    • v.17 no.5
    • /
    • pp.1137-1149
    • /
    • 2017
  • In order to reduce the cost, improve the efficiency and simplify the complicated control of existing isolated LED drivers, an improved boundary conduction mode (BCM) Buck ac-dc light emitting diode (LED) driver with extended output voltage and low total harmonic distortion is proposed. With a coupled inductor winding and a stacked output, its output voltage can be elevated to a much higher value when compared to that of the conventional Buck ac-dc converter, without sacrificing the input harmonics and power factor. Therefore, the proposed Buck LED driver can meet the IEC61000-3-2 (Class C) limitation and has a low THD. The operating principle of the topology and the design methodology of the ac-dc LED driver are presented. A 150 W ac-dc prototype was built in the laboratory and it shows that the input current harmonics meet the lighting standard. In addition, the THD is less than 16% at a typical ac input. The peak efficiency is higher than 96.5% at a full load and a normal input.

A 13-Gbps Low-swing Low-power Near-ground Signaling Transceiver (13-Gbps 저스윙 저전력 니어-그라운드 시그널링 트랜시버)

  • Ku, Jahyun;Bae, Bongho;Kim, Jongsun
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.51 no.4
    • /
    • pp.49-58
    • /
    • 2014
  • A low-swing differential near-ground signaling (NGS) transceiver for low-power high-speed mobile I/O interface is presented. The proposed transmitter adopts an on-chip regulated programmable-swing voltage-mode driver and a pre-driver with asymmetric rising/falling time. The proposed receiver utilizes a new multiple gain-path differential amplifier with feed-forward capacitors that boost high-frequency gain. Also, the receiver incorporates a new adaptive bias generator to compensate the input common-mode variation due to the variable output swing of the transmitter and to minimize the current mismatch of the receiver's input stage amplifier. The use of the new simple and effective impedance matching techniques applied in the transmitter and receiver results in good signal integrity and high power efficiency. The proposed transceiver designed in a 65-nm CMOS technology achieves a data rate of 13 Gbps/channel and 0.3 pJ/bit (= 0.3 mW/Gbps) high power efficiency over a 10 cm FR4 printed circuit board.

A Current-Mode Multi-Valued Logic Interface Circuits for LCD System (LCD 시스템을 위한 Current-Mode Multi-Valued Logic 인터페이스 회로)

  • Hwang, Bo-Hyoun;Shin, In-Ho;Lee, Tae-Hee;Choi, Myung-Ryul
    • The Transactions of the Korean Institute of Electrical Engineers P
    • /
    • v.62 no.2
    • /
    • pp.84-89
    • /
    • 2013
  • In this paper, we propose interface circuits for reducing power consumption and EMI when sequences of data from LCD controller to LCD driver IC by transmitting two bit data during one clock period. The proposed circuits are operated in current mode, which is different from conventional voltage-mode signaling techniques, and also employ threshold technique of Modified-LVDS(Low Voltage Differential Signaling) method. We have simulated the proposed circuits using H-SPICE tool for performance analysis of the proposed method. The simulation results show that the proposed circuits provide a faster transmission speed and stronger noise immunity than the conventional LVDS circuits. It might be suitable for the real-time transmission of huge image data in LCD system.

Dual-Level LVDS Circuit with Common Mode Bias Compensation Technique for LCD Driver ICs (공통모드 전압 보정기능을 갖는 LCD 드라이버용 듀얼모드 LVDS 전송회로)

  • Kim Doo-Hwan;Kim Ki-Sun;Cho Kyoung-Rok
    • The Journal of the Korea Contents Association
    • /
    • v.6 no.3
    • /
    • pp.38-45
    • /
    • 2006
  • A dual-level low voltage differential signalling (DLVDS) circuit is proposed aiming at reducing transmission lines for a LCD driver IC. We apply two data to the proposed DLVDS circuit as inputs. Then, the transmitter converts two inputs to two kinds of fully differential signals. In this circuit, two transmission lines are sufficient to transfer two inputs while keeping the LVDS feature. However, the circuit has a common mode bias fluctuation due to difference of the input bias and the reference bias. We compensate the common mode bias fluctuation using a feedback circuit of the current source bias. The receiver recovers the original input data through a level decoding circuit. We fabricated the proposed circuit using $0.25{\mu}m$ CMOS technology. The simulation results of proposed circuit shows 1-Gbps/2-line data rate and 35mW power consumption at 2.5V supply voltage, respectively.

  • PDF

Design of Power IC Driver for AMOLED (AMOLED 용 Power IC Driver 설계)

  • Ra, Yoo-Chan
    • Journal of the Korea Academia-Industrial cooperation Society
    • /
    • v.19 no.5
    • /
    • pp.587-592
    • /
    • 2018
  • Because the brightness of an AMOLED is determined by the flowing current, each pixel of AMOLED operates via A current driving method. Therefore, it is necessary to supply power to adjust the amount of current according to THE user's requirement for AMOLED driving. In this study, an IP driver block was designed and a simulation was conducted for an AMOLED display, which supplies power as selected by users. The IP driver design focused on regulating the output power due to the OLED characteristics for the diode electric current according to the voltage to be activated by pulse-skipping mode (PSM) under low loads, and 1.5 MHz pulse-width modulation (PWM) for medium/high loads. The IP driver was designed to eliminate the ringing effects appearing from the dis-continue mode (DCM) of the step-up converter. The ringing effects destroy the power switch within the IC, or increase the EMI to the surrounding elements. The IP driver design minimized this through a ringing killer circuit. Mobile applications were considered to enable true shut-down capability by designing the standby current to fall below $1{\mu}A$ to disable it. The driver proposed in this paper can be applied effectively to the same system as the AMOLED display dual power management circuit.