• 제목/요약/키워드: transistor

검색결과 2,880건 처리시간 0.026초

Reducing the Poly-Si TFT Non-Uniformity by Transistor Slicing

  • Lee, Min-Ho;Lee, In-Hwan
    • Journal of Information Display
    • /
    • 제2권2호
    • /
    • pp.27-31
    • /
    • 2001
  • Transistor slicing refers to the use of multiple smaller transistors in implementing a large MOS transistor. What is special about transistor slicing is that it can reduce the effects of device non-uniformity introduced during the fabrication process. The paper presents the idea of transistor slicing and analyzes the benefits of using transistor slicing in the context of Poly-Si TFT-LCD driving.

  • PDF

다양한 펄스 반복률에서의 NPN BJT (Bipolar Junction Transistor)의 파괴 특성에 관한 연구 (A Study on Destruction Characteristics of BJT (Bipolar Junction Transistor) at Different Pulse Repetition Rate)

  • 방정주;허창수;이종원
    • 한국전기전자재료학회논문지
    • /
    • 제27권3호
    • /
    • pp.167-171
    • /
    • 2014
  • This paper examines the destruction behavior of NPN BJT (bipolar junction transistor) by repetition pulse. The injected pulse has a rise time of 1 ns and the maximum peak voltage of 2 kV. Pulse was injected into the base of transistor. Transistor was destroyed, current flows even when the base power is turned off. Cause the destruction of the transistor is damaged by heat. Breakdown voltage of the transistor is 975 V at single pulse, and repetition pulse is 525~575 V. Pulse repetition rate increases, the DT (destruction threshold) is reduced. Pulse Repetition rate is high, level of transistor destruction is more serious.

Linearized Transistor Model Based Automated Biasing Scheme for Analog Integrated Circuits

  • Lacek, Matthew;Nahra, Daniel;Roter, Ben;Lee, Kye-Shin
    • Journal of Multimedia Information System
    • /
    • 제8권2호
    • /
    • pp.143-146
    • /
    • 2021
  • This work presents an automated transistor biasing scheme for analog integrated circuits. In order to effectively bias the transistor at a desired operating point, the proposed method uses a linearized transistor circuit model along with the curve fitted expressions obtained from the pre-simulated I-V characteristics of the actual transistor. As a result, the transistor size that leads to the desired operating point can be easily determined without heavily relying on the circuit simulator, which will lead to significant design time reduction. Furthermore, the proposed method is applied to an actual amplifier circuit where the design time based on the proposed biasing method showed 10× faster than the conventional design approach using the circuit simulator.

기동 전류를 개선한 수직 PNP 트랜지스터의 특성에 관한 연구 (A Study on the Characteristics of the Vertical PNP transistor that improves the starting current)

  • 이정환
    • 한국산업정보학회논문지
    • /
    • 제21권1호
    • /
    • pp.1-6
    • /
    • 2016
  • 본 논문에서는 기생 트랜지스터를 억제하여 대기 전류를 낮춰 기동전류를 개선한 수직 PNP 트랜지스터의 특성을 소개한다. 기생 효과를 억제하기 위해, 회로 변경 없이 "DN+ 링크"를 사용하여 기생 PNP 트랜지스터를 억제 시킨 수직 PNP 트랜지스터를 설계하였으며, 표준 IC 프로세서를 이용한 LDO 레귤레이터를 제작했다. 제작된 기생 PNP 트랜지스터의 hFE 가 기존의 18에서 0.9로 감소하였다. 개선된 "DN+ 링크" 구조 수직 PNP 트랜지스터로 제작된 LDO 레귤레이터의 기동 전류는 기존의 기동 전류 90mA에서 32mA 로 감소되었다. 이로 인해 대기상태에서 저 소비전력을 구현한 LDO 레귤레이터를 개발하였다.

다결정 실리콘 TFT의 불균일도 개선을 위한 트랜지스터 슬라이싱 (Reducing the Poly-Si TFT Nonuniformity by Transistor Slicing)

  • 이민호;이인환
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 1999년도 하계종합학술대회 논문집
    • /
    • pp.261-264
    • /
    • 1999
  • This paper presents a circuit-level method to deal with transistor nonuniformity In this method, which is called transistor slicing, a transistor is implemented as a parallel connection of multiple smaller transistors. The paper analyzes the method and demonstrates that transistor slicing can effectively reduce the nonuniformity in TFT mobility and threshold voltage. The method is particularly useful in Implementing analog functions using poly-silicon TFTs which show a significant level of nonuniformity.

  • PDF

병합트랜지스터를 이용한 고속, 고집적 ISL의 설계 (Design of a high speed and high intergrated ISL(Intergrated Schottky Logic) using a merged transistor)

  • 장창덕;이용재
    • 한국정보통신학회:학술대회논문집
    • /
    • 한국해양정보통신학회 1999년도 춘계종합학술대회
    • /
    • pp.415-419
    • /
    • 1999
  • Many bipolar logic circuit of conventional occurred problem of speed delay according to deep saturation state of vertical NPN Transistor. In order to remove minority carries of the base region at changing signal in conventional bipolar logic circuit, we made transistor which is composed of NPN transistor shortened buried layer under the Base region, PNP transistor which is merged in base, epi layer and substrate. Also the Ring-Oscillator for measuring transmission time-delay per gate was designed as well. The structure of Gate consists of the vertical NPN Transistor, substrate and Merged PNP Transistor. In the result, we fount that tarriers which are coming into intrinsic Base from Emitter and the portion of edge are relatively a lot, so those make Base currents a lot and Gain is low with a few of collector currents because of cutting the buried layer of collector of conventional junction area. Merged PNP Transistor's currents are low because Base width is wide and the difference of Emitter's density and Base's density is small. we get amplitude of logic voltage of 200mv, the minimum of transmission delay-time of 211nS, and the minimum of transmission delay-time per gate of 7.26nS in AC characteristic output of Ring-Oscillator connected Gate.

  • PDF

Investigation of Junction-less Tunneling Field Effect Transistor (JL-TFET) with Floating Gate

  • Ali, Asif;Seo, Dongsun;Cho, Il Hwan
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제17권1호
    • /
    • pp.156-161
    • /
    • 2017
  • This work presents a novel structure for junction-less tunneling field effect transistor (JL-TFET) with a floating gate over the source region. Introduction of floating gate instead of fixed metal gate removes the limitation of fabrication process suitability. The proposed device is based on a heavily n-type-doped Si-channel junction-less field effect transistor (JLFET). A floating gate over source region and a control-gate with optimized metal work-function over channel region is used to make device work like a tunnel field effect transistor (TFET). The proposed device has exhibited excellent ID-VGS characteristics, ION/IOFF ratio, a point subthreshold slope (SS), and average SS for optimized device parameters. Electron charge stored in floating gate, isolation oxide layer and body doping concentration are optimized. The proposed JL-TFET can be a promising candidate for switching performances.

Bottom Gate Microcrystalline Silicon TFT Fabricated on Plasma Treated Silicon Nitride

  • Huang, Jung-Jie;Chen, Yung-Pei;Lin, Hung-Chien;Yao, Hsiao-Chiang;Lee, Cheng-Chung
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2008년도 International Meeting on Information Display
    • /
    • pp.218-221
    • /
    • 2008
  • Bottom-gate microcrystalline silicon thin film transistors (${\mu}c$-Si:H TFTs) were fabricated on glass and transparent polyimide substrates by conventional 13.56 MHz RF plasma enhanced chemical vapor deposition at $200^{\circ}C$. The deposition rate of the ${\mu}c$-Si:H film is 24 nm/min and the amorphous incubation layer near the ${\mu}c$-Si:H/silicon nitride interface is unobvious. The threshold voltage of ${\mu}c$-Si:H TFTs can be improved by $H_2$ or $NH_3$ plasma pretreatment silicon nitride film.

  • PDF

Transistor에 의한 low noise charge sensitive amplifier

  • 정만영
    • 전기의세계
    • /
    • 제11권
    • /
    • pp.8-13
    • /
    • 1963
  • Solid state nuclear radiation detector에 사용되는 transistor에 의한 저잡음 charge sensitive preamplifier의 설계방식과 이에 대한 실측결과에 관하여 기술하였다. 먼저 transistor noise의 제원인을 분석하고 이 잡음들을 최소로 하기 위하여 이에 관련된 각 parameter에 대하여 이론 및 실험적으로 고찰하였다. 지금까지 알려진 진공관식 증폭기의 최소잡음은 등가전자수로 표시하면 약 250전자 정도이고 그 transistor증폭기에 있어서는 약 1,000전자 정도이었으나 본 설계방식에 의하여 제작된 transistor증폭기에서는 detector를 포함한 전 input capacitance가 약 100PF일때 약 400전자의 양호한 저잡음특성을 보이고 있으며 linearity 및 stability도 매우 좋은 결과를 보이고 있다. 여기에 사용된 cascode회로 자체는 이미 오래 전부터 알려져 있었지만 잡음을 최소로 하기 위한 설계방법은 지금껏 알려지지 않고 있으므로 본 논문에서는 전치증복기의 소요이득에서 잡음을 최소로 할 수 있는 설계방식을 확립하여 이 방식에 의한 실측결과는 종래의 transistor를 사용한 것보다 가장 좋았다.

  • PDF

Ultraviolet and visible light detection characteristics of amorphous indium gallium zinc oxide thin film transistor for photodetector applications

  • Chang, Seong-Pil;Ju, Byeong-Kwon
    • International journal of advanced smart convergence
    • /
    • 제1권1호
    • /
    • pp.61-64
    • /
    • 2012
  • The ultraviolet and visible light responsive properties of the amorphous indium gallium zinc oxide thin film transistor have been investigated. Amorphous indium gallium zinc oxide (a-IGZO) thin film transistor operate in the enhancement mode with saturation mobility of $6.99cm^2/Vs$, threshold voltage of 13.5 V, subthreshold slope of 1.58 V/dec and an on/off current ratio of $2.45{\times}10^8$. The transistor was subsequently characterized in respect of visible light and UV illuminations in order to investigate its potential for possible use as a detector. The performance of the transistor is indicates a high-photosensitivity in the off-state with a ratio of photocurrent to dark current of $5.74{\times}10^2$. The obtained results reveal that the amorphous indium gallium zinc oxide thin film transistor can be used to fabricate UV photodetector operating in the 366 nm.