• Title/Summary/Keyword: recessed gate

Search Result 29, Processing Time 0.025 seconds

Frequency-dependent C-V Characteristic-based Extraction of Interface Trap Density in Normally-off Gate-recessed AlGaN/GaN Heterojunction Field-effect Transistors

  • Choi, Sungju;Kang, Youngjin;Kim, Jonghwa;Kim, Jungmok;Choi, Sung-Jin;Kim, Dong Myong;Cha, Ho-Young;Kim, Hyungtak;Kim, Dae Hwan
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.15 no.5
    • /
    • pp.497-503
    • /
    • 2015
  • It is essential to acquire an accurate and simple technique for extracting the interface trap density ($D_{it}$) in order to characterize the normally-off gate-recessed AlGaN/GaN hetero field-effect transistors (HFETs) because they can undergo interface trap generation induced by the etch damage in each interfacial layer provoking the degradation of device performance as well as serious instability. Here, the frequency-dependent capacitance-voltage (C-V) method (FDCM) is proposed as a simple and fast technique for extracting $D_{it}$ and demonstrated in normally-off gate-recessed AlGaN/GaN HFETs. The FDCM is found to be not only simpler than the conductance method along with the same precision, but also much useful for a simple C-V model for AlGaN/GaN HFETs because it identifies frequency-independent and bias-dependent capacitance components.

Linearity-Distortion Analysis of GME-TRC MOSFET for High Performance and Wireless Applications

  • Malik, Priyanka;Gupta, R.S.;Chaujar, Rishu;Gupta, Mridula
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.11 no.3
    • /
    • pp.169-181
    • /
    • 2011
  • In this present paper, a comprehensive drain current model incorporating the effects of channel length modulation has been presented for multi-layered gate material engineered trapezoidal recessed channel (MLGME-TRC) MOSFET and the expression for linearity performance metrics, i.e. higher order transconductance coefficients: $g_{m1}$, $g_{m2}$, $g_{m3}$, and figure-of-merit (FOM) metrics; $V_{IP2}$, $V_{IP3}$, IIP3 and 1-dB compression point, has been obtained. It is shown that, the incorporation of multi-layered architecture on gate material engineered trapezoidal recessed channel (GME-TRC) MOSFET leads to improved linearity performance in comparison to its conventional counterparts trapezoidal recessed channel (TRC) and rectangular recessed channel (RRC) MOSFETs, proving its efficiency for low-noise applications and future ULSI production. The impact of various structural parameters such as variation of work function, substrate doping and source/drain junction depth ($X_j$) or negative junction depth (NJD) have been examined for GME-TRC MOSFET and compared its effectiveness with MLGME-TRC MOSFET. The results obtained from proposed model are verified with simulated and experimental results. A good agreement between the results is obtained, thus validating the model.

Forming Gas Post Metallization Annealing of Recessed AlGaN/GaN-on-Si MOSHFET

  • Lee, Jung-Yeon;Park, Bong-Ryeol;Lee, Jae-Gil;Lim, Jongtae;Cha, Ho-Young
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.15 no.1
    • /
    • pp.16-21
    • /
    • 2015
  • In this study, the effects of forming gas post metallization annealing (PMA) on recessed AlGaN/GaN-on-Si MOSHFET were investigated. The device employed an ICPCVD $SiO_2$ film as a gate oxide layer on which a Ni/Au gate was evaporated. The PMA process was carried out at $350^{\circ}C$ in forming gas ambient. It was found that the device instability was improved with significant reduction in interface trap density by forming gas PMA.

Memory Characteristics of 1T-DRAM Cell by Channel Structure (채널 구조에 따른 1T-DRAM Cell의 메모리 특성)

  • Jang, Ki-Hyun;Jung, Seung-Min;Park, Jin-Kwon;Cho, Won-Ju
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.25 no.2
    • /
    • pp.96-99
    • /
    • 2012
  • We fabricated fully depleted (FD) SOI-based 1T-DRAM cells with planar channel or recessed channel and the electrical characteristics were investigated. In particular, the dependence of memory operating mode on the channel structure of 1T-DRAM cells was evaluated. As a result, the gate induced drain leakage current (GIDL) mode showed a better memory property for planar type 1T-DRAM. On the other hand, the impact ionization (II) mode is more effective for recessed type.

Study on DC Analysis of 4H-SiC Recessed-Gate MESFETs using modeling tools (4H-SiC Recessed-gate MESFET의 DC특성 모델링 연구)

  • Park, Seung-Wook;Kang, Soo-Chang;Park, Jae-Young;Shin, Moo-Whan
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2001.11b
    • /
    • pp.238-242
    • /
    • 2001
  • In this paper, the current-voltage characteristics of a 4H-SiC MESFET is simulated by using the Atlas Simulation tool. we are able to use the simulator to extract more information about the new material 4H-SiC, including the mobility, velocity-field Curve and the Schottky barrier height. We have enabled and used the new simulator to investigate breakdown Voltage and thus predict operation limitiations of 4H-SiC device. Modeling results indicate that the Breakdown Voltage is 197 V and Current is 100 mA

  • PDF

Study on DC Analysis of 4H-SiC Recessed-Gate MESFETs using modeling tooths (4H-SiC Recessed-gate MESFET의 DC특성 모델링 연구)

  • 박승욱;강수창;박재영;신무환
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2001.11a
    • /
    • pp.238-242
    • /
    • 2001
  • In this paper, the current-voltage characteristics of a 4H-SiC MESFET is simulated by using the Atlas Simulation tool. we are able to use the simulator to extract more information about the new material 4H-SiC, including the mobility, velocity-field Curve and the Schottky barrier height. We have enabled and used the new simulator to investigate breakdown Voltage and thus predict operation limitations of 4H-SiC device. Modeling results indicate that the Breakdown Voltage is 197 V and Current is 100 mA

  • PDF

A Study of Electrical Properties for AlGaAs/InGaAs/GaAs PHEMT s Recessed by ECR Plasma and Wet Etching (ECR 플라즈마와 습식 식각으로 게이트 리세스한 AlGaAs/InGaAs/GaAs PHEMT 소자의 전기적 특성연구)

  • 이철욱;배인호;최현태;이진희;윤형섭;박병선;박철순
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.11 no.5
    • /
    • pp.365-370
    • /
    • 1998
  • We studied a electrical properties in GaAs/AlGaAs/InGaAs pseudomorphic high electron mobility transistors(PHEMT s) recessed by electron cyclotron resonance(ECR) plasma and wet etching. Using the $NH_4OH$ solution, a nonvolatile AlF$_3$layer formed on AlGaAs surface after selective gate recess is effectively eliminated. Also, we controlled threshold voltage($V_th$) using $H_3PO_4$ etchant. We have fabricated a device with 540 mS/mm maximum transconductance and -0.2 V threshold voltage by using $NH_4OH$ and $H_3PO_4$dip after ECR gate recessing. In a 2-finger GaAs PHEMT with a gate length of 0.2$\mu m$ and width of 100 $\mu m$, a current gain of 15 dB at 10 GHz and a maximum cutoff frequency of 58.9 GHz have been obtained from the measurement of current gain as a function of frequency at 12mA $I_{dss}$ and 2 V souce-drain voltage.

  • PDF