• 제목/요약/키워드: recessed

검색결과 114건 처리시간 0.022초

Effective Channel Mobility of AlGaN/GaN-on-Si Recessed-MOS-HFETs

  • Kim, Hyun-Seop;Heo, Seoweon;Cha, Ho-Young
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제16권6호
    • /
    • pp.867-872
    • /
    • 2016
  • We have investigated the channel mobility of AlGaN/GaN-on-Si recessed-metal-oxide-semiconductor-heterojunction field-effect transistors (recessed-MOS-HFET) with $SiO_2$ gate oxide. Both field-effect mobility and effective mobility for the recessed-MOS channel region were extracted as a function of the effective transverse electric field. The maximum field effect mobility was $380cm^2/V{\cdot}s$ near the threshold voltage. The effective channel mobility at the on-state bias condition was $115cm^2/V{\cdot}s$ at which the effective transverse electric field was 340 kV/cm. The influence of the recessed-MOS region on the overall channel mobility of AlGaN/GaN recessed-MOS-HFETs was also investigated.

ON 저항이 작은 Recessed Source 구조 SOI LDMOS의 수치해석 (Numerical Analysis of a SOI LDMOS with a Recessed Source for Low ON Resistance)

  • 양회윤;김성룡;최연익
    • 대한전기학회논문지:전기물성ㆍ응용부문C
    • /
    • 제48권9호
    • /
    • pp.605-610
    • /
    • 1999
  • An SOI(Silicon-On-Insulator) LD(Lateral Double-diffused)MOS with a recessed source structure is proposed to improve the on-resistance and the breakdown voltage. The recessed source structure can decrease the on-resistance by reducing the path of electron current, also increase the breakdown voltage by extending the effective length of gate field plate. Simulation results by TSUPREM4 and MEDICI have shown that the on-resistance of the LDMOS with a recessed source was 26% lower than conventional LDMOS. The breakdown voltage of proposed device was found to be 45V while that of conventional device was 36.5 V. At the same breakdown voltage of 36.5V, the on-resistance of the LDMOS with a recessed source was 41% lower than that of conventional structure.

  • PDF

An analysis of new IGBT(Insulator Gate Bipolar Transistor) structure having a additional recessedwith E-field shielding layer

  • 유승우;이한신;강이구;성만영
    • 전기전자학회논문지
    • /
    • 제11권4호
    • /
    • pp.247-251
    • /
    • 2007
  • The recessed gate IGBT has a lower on-state voltage drop compared with the DMOS IGBT, because there is no JFET resistance. But because of the electric field concentration in the corner of the gate edge, the breakdown voltage decreases. This paper is about the new structure to effectively improve the Vce(sat) voltage without breakdown voltage drop in 1700V NPT type recessed gate IGBT with p floating shielding layer. For the fabrication of the recessed gate IGBT with p floating shielding layer, it is necessary to perform the only one implant step for the shielding layer. Analysis on the Breakdown voltage shows the improved values compared to the conventional recessed gate IGBT structures. The result shows the improvement on Breakdown voltage without worsening other characteristics of the device. The electrical characteristics were studied by MEDICI simulation results.

  • PDF

양질의 FRO(fully recessed oxide)의 선택적 형성 (A selective formation of high-quality fully recessed oxide)

  • 류창우;심준환;이준희;이종현
    • 전자공학회논문지A
    • /
    • 제33A권7호
    • /
    • pp.149-155
    • /
    • 1996
  • A new technique wasdeveloped which obtains selectively the htick fully recessed oxidized porous silicon layer (OPSL) with good dielectric property. The porous silicon layer was ocnverted to thick fully recessed oxide (FRO) with 3-step (1${\mu}$m, 1.5${\mu}$m, 1.8${\mu}$m) by multi-step thermal oxidation (after 400$^{\circ}$C, 1 hour by dry oxidation, 700$^{\circ}$C, 1 hour and then 1100$^{\circ}$C, 1 hour by wet oxidation). The breakdwon field of the FRO was about 2.5MV/cm and the leakage current was several pA ~ 100 pA in the range of 0 of 90 pF. The progress of oxidation of a porous silicon layer was studied by examining the infrared abosrption spectra. The refractive index (1.51) of the fRO, which was measured by ellipsometer, was comparable to that of the thermally grown silicon dioxide (1.46). The etching rate (1600${\AA}$/min) of the FRO was also almost equal to that of the thermal oxide.

  • PDF

경사진 게이트를 갖는 Recessed Source SOI LDMOS (An SOI LDMOS with Graded Gate and Recessed Source)

  • 김정희;최연익;정상구
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2001년도 하계학술대회 논문집 C
    • /
    • pp.1451-1453
    • /
    • 2001
  • An SOI(Silicon-On-Insulator) LD(Lateral Double-diffused)MOS with graded gate and recessed source is proposed. The proposed structure can increase the breakdown voltage by reducing the electric field crowding at the edge of gate. Simulation results by TSUPREM4 and MEDICI have shown that the breakdown voltage of proposed device was found to be 52 V while that of conventional device was 45 V. At the same breakdown voltage of 45 V, the on-resistance of the LDMOS with graded gate and recessed source was 14.4 % lower than that of conventional structure.

  • PDF

Wind-induced dynamic response of recessed balcony facades

  • Matthew J. Glanville;John D. Holmes
    • Wind and Structures
    • /
    • 제38권3호
    • /
    • pp.193-202
    • /
    • 2024
  • Modern high-rise tower designs incorporating recessed balcony cavity spaces can be prone to high-frequency and narrow-band Rossiter aerodynamic excitations under glancing incident winds that can harmonize and compete with recessed balcony volume acoustic Helmholtz modes and facade elastic responses. Resulting resonant inertial wind loading to balcony facades responding to these excitations is additive to the peak design wind pressures currently allowed for in wind codes and can present as excessive facade vibrations and sub-audible throbbing in the serviceability range of wind speeds. This paper presents a methodology to determine Cavity Amplification Factors to account for façade resonant inertial wind loads resulting from balcony cavity aero-acoustic-elastic resonances by drawing upon field observations and the results of full-scale monitoring and model-scale wind tunnel tests. Recessed balcony cavities with single orifice type openings and located within curved façade tower geometries appear particularly prone. A Cavity Amplification Factor of 1.8 is calculated in one example representing almost a doubling of local façade design wind pressures. Balcony façade and tower design recommendations to mitigate wind induced aero-acoustic-elastic resonances are provided.

Linearity-Distortion Analysis of GME-TRC MOSFET for High Performance and Wireless Applications

  • Malik, Priyanka;Gupta, R.S.;Chaujar, Rishu;Gupta, Mridula
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제11권3호
    • /
    • pp.169-181
    • /
    • 2011
  • In this present paper, a comprehensive drain current model incorporating the effects of channel length modulation has been presented for multi-layered gate material engineered trapezoidal recessed channel (MLGME-TRC) MOSFET and the expression for linearity performance metrics, i.e. higher order transconductance coefficients: $g_{m1}$, $g_{m2}$, $g_{m3}$, and figure-of-merit (FOM) metrics; $V_{IP2}$, $V_{IP3}$, IIP3 and 1-dB compression point, has been obtained. It is shown that, the incorporation of multi-layered architecture on gate material engineered trapezoidal recessed channel (GME-TRC) MOSFET leads to improved linearity performance in comparison to its conventional counterparts trapezoidal recessed channel (TRC) and rectangular recessed channel (RRC) MOSFETs, proving its efficiency for low-noise applications and future ULSI production. The impact of various structural parameters such as variation of work function, substrate doping and source/drain junction depth ($X_j$) or negative junction depth (NJD) have been examined for GME-TRC MOSFET and compared its effectiveness with MLGME-TRC MOSFET. The results obtained from proposed model are verified with simulated and experimental results. A good agreement between the results is obtained, thus validating the model.

Two-Bit/Cell NFGM Devices for High-Density NOR Flash Memory

  • Lee, Jong-Ho
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제8권1호
    • /
    • pp.11-20
    • /
    • 2008
  • The structure of 2-bit/cell flash memory device was characterized for sub-50 nm non-volatile memory (NVM) technology. The memory cell has spacer-type storage nodes on both sidewalls in a recessed channel region, and is erased (or programmed) by using band-to-band tunneling hot-hole injection (or channel hot-electron injection). It was shown that counter channel doping near the bottom of the recessed channel is very important and can improve the $V_{th}$ margin for 2-bit/cell operation by ${\sim}2.5$ times. By controlling doping profiles of the channel doping and the counter channel doping in the recessed channel region, we could obtain the $V_{th}$ margin more than ${\sim}1.5V$. For a bit-programmed cell, reasonable bit-erasing characteristics were shown with the bias and stress pulse time condition for 2-bit/cell operation. The length effect of the spacer-type storage node is also characterized. Device which has the charge storage length of 40 nm shown better ${\Delta}V_{th}$ and $V_{th}$ margin for 2-bit/cell than those of the device with the length of 84 nm at a fixed recess depth of 100 nm. It was shown that peak of trapped charge density was observed near ${\sim}10nm$ below the source/drain junction.

Design and Analysis of Gate-recessed AlGaN/GaN Fin-type Field-Effect Transistor

  • Jang, Young In;Seo, Jae Hwa;Yoon, Young Jun;Eun, Hye Rim;Kwon, Ra Hee;Lee, Jung-Hee;Kwon, Hyuck-In;Kang, In Man
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제15권5호
    • /
    • pp.554-562
    • /
    • 2015
  • This paper presents the design and analysis of gate-recessed AlGaN/GaN Fin-type Field-Effect Transistor (FinFET). The three-dimensional (3-D) technology computer-aided design (TCAD) simulations were performed to analyze the direct-current (DC) and radio-frequency (RF) characteristics for AlGaN/GaN FinFETs. The fin width ($W_{fin}$) and the height of GaN layer ($H_{GaN}$) are the design parameters used to improve the electrical performances of gate-recessed AlGaN/GaN FinFET.

RANS 및 LES를 이용한 리세스가 있는 동축분사기의 유동혼합에 대한 수치해석 (RANS-LES Simulations of Scalar Mixing in Recessed Coaxial Injectors)

  • 박태선
    • 한국추진공학회지
    • /
    • 제16권1호
    • /
    • pp.55-63
    • /
    • 2012
  • 동축제트분사기에 대한 난류유동의 특징이 비선형 $k-{\varepsilon}-f_{\mu}$ 모형[1]과 큰에디모사법에 의해서 조사되었다. 비연소조건에서 밀도가 다른 유체가 혼합될 때 레이놀즈수가 일정한 조건에서 리세스와 운동량비가 변화되었다. 비선형 $k-{\varepsilon}-f_{\mu}$ 모형은 리세스와 운동량비의 다양한 조건에서 의미있는 상관관계를 제안하였다. LES결과는 리세스에 의해서 난류유동 구조의 변화를 잘 묘사해 주었다. 리세스가 있는 경우 난류운동에너지의 발달은 리세스가 없는 경우보다 빠르게 나타났다. 또한, 혼합특성은 전단변형률의 변화가 지배적이었지만 국부적인 혼합은 리세스에 의해서 변화되었다.