• Title/Summary/Keyword: p-channel gate

Search Result 181, Processing Time 0.031 seconds

Subthreshold characteristics of Submicron pMOSFET by Computer Simulation (컴퓨터 시뮬레이션에 의한 서브마이크론 pMOSFET의 Subthreshold 특성 고찰)

  • 신희갑;이철인;서용진;김태형;장의구
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 1994.11a
    • /
    • pp.210-215
    • /
    • 1994
  • In the CMOS device, Counter doping is needed to adjust threshold voltage because of the difference between n-MOSFET and p-MOSFET well doping concentration when n+ polysilicon gate is used. Therefore buried channel is formed in the p-channel MOSFET degrading properties. So well doping concentration and doping condition should be considered in fabrication process and device design. Here we are to extract the initial process condition using simulation and fabricate p-MOSFET device and then compare the subthreshold characteristics of simulated and fabricated device.

Ethanol inhibits Kv7.2/7.3 channel open probability by reducing the PI(4,5)P2 sensitivity of Kv7.2 subunit

  • Kim, Kwon-Woo;Suh, Byung-Chang
    • BMB Reports
    • /
    • v.54 no.6
    • /
    • pp.311-316
    • /
    • 2021
  • Ethanol often causes critical health problems by altering the neuronal activities of the central and peripheral nerve systems. One of the cellular targets of ethanol is the plasma membrane proteins including ion channels and receptors. Recently, we reported that ethanol elevates membrane excitability in sympathetic neurons by inhibiting Kv7.2/7.3 channels in a cell type-specific manner. Even though our studies revealed that the inhibitory effects of ethanol on the Kv7.2/7.3 channel was diminished by the increase of plasma membrane phosphatidylinositol 4,5-bisphosphate (PI(4,5)P2), the molecular mechanism of ethanol on Kv7.2/7.3 channel inhibition remains unclear. By investigating the kinetics of Kv7.2/7.3 current in high K+ solution, we found that ethanol inhibited Kv7.2/7.3 channels through a mechanism distinct from that of tetraethylammonium (TEA) which enters into the pore and blocks the gate of the channels. Using a non-stationary noise analysis (NSNA), we demonstrated that the inhibitory effect of ethanol is the result of reduction of open probability (PO) of the Kv7.2/7.3 channel, but not of a single channel current (i) or channel number (N). Finally, ethanol selectively facilitated the kinetics of Kv7.2 current suppression by voltage-sensing phosphatase (VSP)-induced PI(4,5)P2 depletion, while it slowed down Kv7.2 current recovery from the VSP-induced inhibition. Together our results suggest that ethanol regulates neuronal activity through the reduction of open probability and PI(4,5)P2 sensitivity of Kv7.2/7.3 channels.

Effects of $H_2$ vs. $O_2$ Plasma Pretreatment of Gate Oxide on the Degradation Phenomenon of Low-Temperature Polysilicon Thin-Film Transistors

  • Lee, Seok-Woo;Kang, Ho-Chul;Yang, Joon-Young;Kim, Eu-Gene;Kim, Sang-Hyun;Lim, Kyoung-Moon;Kim, Chang-Dong;Chung, In-Jae
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2004.08a
    • /
    • pp.1254-1257
    • /
    • 2004
  • Comparative study on the effects of $H_2$ vs. $O_2$ plasma pretreatment of gate oxide on the degradation phenomenon of p-channel low-temperature polysilicon (LTPS) thin-film transistors (TFTs) were performed. After high drain current stress (HDCS) with $V_{gs}$ = $V_{ds}$, the p-channel TFTs pretreated by $O_2$ plasma showed increased immunity to the degradation of device characteristics such as threshold voltage and maximum field effect mobility because of the higher binding energy of Si-O bond than that of Si-H bond. The investigation of degradation phenomenon of these parameters with the applied power suggests that self-heating can be the major cause of degradation of polysilicon TFTs.

  • PDF

Low-Voltage Operating N-type Organic Field-Effect Transistors by Charge Injection Engineering of Polymer Semiconductors and Bi-Layered Gate Dielectrics (N형 고분자 반도체의 전하주입 특성 향상을 통한 저전압 유기전계효과트랜지스터 특성 연구)

  • Moon, Ji-Hoon;Baeg, Kang-Jun
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.30 no.10
    • /
    • pp.665-671
    • /
    • 2017
  • Herein, we report the fabrication of low-voltage N-type organic field-effect transistors by using high capacitance fluorinated polymer gate dielectrics such as P(VDF-TrFE), P(VDF-TrFE-CTFE), and P(VDF-TrFE-CFE). Electron-withdrawing functional groups in PVDF-based polymers typically cause the depletion of negative charge carriers and a high contact resistance in N-channel organic semiconductors. Therefore, we incorporated intermediate layers of a low-k polymerto prevent the formation of a direct interface between PVDF-based gate insulators and the semiconducting active layer. Consequently, electron depletion is inhibited, and the high charge resistance between the semiconductor and source/drain electrodes is remarkably improved by the in corporation of solution-processed charge injection layers.

Synthesis and characterization of silanized-SiO2/povidone nanocomposite as a gate insulator: The influence of Si semiconductor film type on the interface traps by deconvolution of Si2s

  • Hashemi, Adeleh;Bahari, Ali
    • Current Applied Physics
    • /
    • v.18 no.12
    • /
    • pp.1546-1552
    • /
    • 2018
  • The polymer nanocomposite as a gate dielectric film was prepared via sol-gel method. The formation of crosslinked structure among nanofillers and polymer matrix was proved by Fourier transform infrared spectroscopy (FT-IR). Differential thermal analysis (DTA) results showed significant increase in the thermal stability of the nanocomposite with respect to that of pure polymer. The nanocomposite films deposited on the p- and n-type Si substrates formed very smooth surface with rms roughness of 0.045 and 0.058 nm respectively. Deconvoluted $Si_{2s}$ spectra revealed the domination of the Si-OH hydrogen bonds and Si-O-Si covalence bonds in the structure of the nanocomposite film deposited on the p- and n-type Si semiconductor layers respectively. The fabricated n-channel field-effect-transistor (FET) showed the low threshold voltage and leakage currents because of the stronger connection between the nanocomposite and n-type Si substrate. Whereas, dominated hydroxyl groups in the nanocomposite dielectric film deposited on the p-type Si substrate increased trap states in the interface, led to the drop of FET operation.

Fabrication and Characterization of MFIS-FET using Au/SBT/LZO/Si structure

  • Im, Jong-Hyun;Lee, Gwang-Geun;Kang, Hang-Sik;Jeon, Ho-Seung;Park, Byung-Eun;Kim, Chul-Ju
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2008.06a
    • /
    • pp.174-174
    • /
    • 2008
  • Non-volatile memories using ferroelectric-gate field-effect transistors (Fe-FETs) with a metal/ferroelectric/semiconductor gate stack (MFS-FETs) make non-destructive read operation possible. In addition, they also have features such as high switching speed, non-volatility, radiation tolerance, and high density. However, the interface reaction between ferroelectric materials and Si substrates, i.e. generation of mobile ions and short retention, make it difficult to obtain a good ferroelectric/Si interface in an MFS-FET's gate. To overcome these difficulties, Fe-FETs with a metal/ferroelectric/insulator/semiconductor gate stack (MFIS-FETs) have been proposed, where insulator as a buffer layer is inserted between ferroelectric materials and Si substrates. We prepared $SrBi_2Ta_2O_9$ (SBT) film as a ferroelectric layer and $LaZrO_x$ (LZO) film as a buffer layer on p-type (100) silicon wafer for making the MFIS-FET devices. For definition of source and drain region, phosphosilicate glass (PSG) thin film was used as a doping source of phosphorus (P). Ultimately, the n-channel ferroelectric-gate FET using the SBT/LZO/Si Structure is fabricated. To examine the ferroelectric effect of the fabricated Fe-FETs, drain current ($I_d$) versus gate voltage ($V_g$) characteristics in logarithmic scale was measured. Also, drain current ($I_d$) versus drain voltage ($V_d$) characteristics of the fabricated SBT/LZO/Si MFIS-FETs was measured according to the gate voltage variation.

  • PDF

Channel width 변화에 따른 Large Size Grain TFT의 전기적 특성 비교 분석

  • Jeong, U-Jeong;Lee, Won-Baek;Jo, Jae-Hyeon;Lee, Jun-Sin
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2009.11a
    • /
    • pp.61-61
    • /
    • 2009
  • P-type SGS-TFTs with 10 ${\mu}m$ channel length and two channel widths; $W_1=5{\mu}m$ and $W_2=10{\mu}m$ which has gate insulator made of 20nm $SiO_2$ and 80nm SiNx was fabricated and the electrical properties of them were measured. The field-effect mobility was increased from 95.84 to 104.19 $cm^2/V-s$ and threshold voltage also increased from -0.802 V to -0.954 V, when channel width is increased from5 ${\mu}m$ to 10 ${\mu}m$. Subthreshold swing decreased from 0.418 to 0.343 V/dec and $I_{on/off}$ ratio increased from $4.77{\times}10^7$ to $7.30{\times}10^7$.

  • PDF

Fabrication and Characteristics of ZnO TFTs for Flexible Display using Low Temp Process (Flexible Display용 Low Temp Process를 이용한 ZnO TFT의 제작 및 특성 평가)

  • Kim, Young-Su;Kang, Min-Ho;Nam, Dong-Ho;Choi, Kang-Il;Oh, Jae-Sub;Song, Myung-Ho;Lee, Hi-Deok;Lee, Ga-Won
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2009.06a
    • /
    • pp.44-44
    • /
    • 2009
  • Recently, transparent ZnO-based TFTs have attracted much attention for flexible displays because they can be fabricated on plastic substrates at low temperature. We report the fabrication and characteristics of ZnO channel layers(ZnO TFTs) having different channel thicknesses. The ZnO film were deposited as active channel layers on $Si_3N_4/Ti/SiO_2p$-Si substrates by rf magnetron sputtering at $100\;^{\circ}C$ without additional annealing. Also the Zno thin films deposited at oxygen partial pressures of 40%. ZnO TFTs using a bottom-gate configuration were investigated. The $Si_3N_4$ film were deposited as gate insulator by PE-CVD at $15\;^{\circ}C$. All Processes were processed below $150^{\circ}C$ which is optimal temperature for flexible display and were used dry etching method.

  • PDF

Fabrication of SOI FinFET devices using Aresnic solid-phase-diffusion (비소 고상확산방법을 이용한 MOSFET SOI FinFET 소자 제작)

  • Cho, Won-Ju;Koo, Hyun-Mo;Lee, Woo-Hyun;Koo, Sang-Mo;Chung, Hong-Bay
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2006.11a
    • /
    • pp.133-134
    • /
    • 2006
  • A simple doping method to fabricate a very thin channel body of the n-type fin field-effect-transistor (FinFET) with a 20 nm gate length by solid-phase-diffusion (SPD) process is presented. Using As-doped spin-on-glass as a diffusion source of arsenic and the rapid thermal annealing, the n-type source-drain extensions with a three-dimensional structure of the FinFET devices were doped. The junction properties of arsenic doped regions were investigated by using the $n^+$-p junction diodes which showed excellent electrical characteristics. Single channel and multi-channel n-type FinFET devices with a gate length of 20-100 nm was fabricated by As-SPD and revealed superior device scalability.

  • PDF

Strained-SiGe Complementary MOSFETs Adopting Different Thicknesses of Silicon Cap Layers for Low Power and High Performance Applications

  • Mheen, Bong-Ki;Song, Young-Joo;Kang, Jin-Young;Hong, Song-Cheol
    • ETRI Journal
    • /
    • v.27 no.4
    • /
    • pp.439-445
    • /
    • 2005
  • We introduce a strained-SiGe technology adopting different thicknesses of Si cap layers towards low power and high performance CMOS applications. By simply adopting 3 and 7 nm thick Si-cap layers in n-channel and p-channel MOSFETs, respectively, the transconductances and driving currents of both devices were enhanced by 7 to 37% and 6 to 72%. These improvements seemed responsible for the formation of a lightly doped retrograde high-electron-mobility Si surface channel in nMOSFETs and a compressively strained high-hole-mobility $Si_{0.8}Ge_{0.2}$ buried channel in pMOSFETs. In addition, the nMOSFET exhibited greatly reduced subthreshold swing values (that is, reduced standby power consumption), and the pMOSFET revealed greatly suppressed 1/f noise and gate-leakage levels. Unlike the conventional strained-Si CMOS employing a relatively thick (typically > 2 ${\mu}m$) $Si_xGe_{1-x}$ relaxed buffer layer, the strained-SiGe CMOS with a very thin (20 nm) $Si_{0.8}Ge_{0.2}$ layer in this study showed a negligible self-heating problem. Consequently, the proposed strained-SiGe CMOS design structure should be a good candidate for low power and high performance digital/analog applications.

  • PDF