• Title/Summary/Keyword: low-power dissipation

Search Result 340, Processing Time 0.027 seconds

The study on low power design of 8-bit Micro-processor with Clock-Gating (Clock-gating 을 고려한 저전력 8-bit 마이크로프로세서 설계에 관한 연구)

  • Jeon, Jong-Sik
    • The Journal of the Korea institute of electronic communication sciences
    • /
    • v.2 no.3
    • /
    • pp.163-167
    • /
    • 2007
  • In this paper, to design 8 bit RISC Microprocessor, a method of Clock Gating to reduce electric power consumption is proposed. In order to examine the priority, the comparison results of between a 8 bit Microprocessor which is not considered Low Power consumption and which is considered Low Power consumption using a methods of Clock Gating are represented. Within the a few periods, the results of comparing with a Microprocessor not considered the utilization of Clock Gating shows that the reduction of dynamic dissipation is minimized up to 21.56%.

  • PDF

A Power-Efficient CMOS Adaptive Biasing Operational Transconductance Amplifier

  • Torfifard, Jafar;A'ain, Abu Khari Bin
    • ETRI Journal
    • /
    • v.35 no.2
    • /
    • pp.226-233
    • /
    • 2013
  • This paper presents a two-stage power-efficient class-AB operational transconductance amplifier (OTA) based on an adaptive biasing circuit suited to low-power dissipation and low-voltage operation. The OTA shows significant improvements in driving capability and power dissipation owing to the novel adaptive biasing circuit. The OTA dissipates only $0.4{\mu}W$ from a supply voltage of ${\pm}0.6V$ and exhibits excellent high driving, which results in a slew rate improvement of more than 250 times that of the conventional class-AB amplifier. The design is fabricated using $0.18-{\mu}m$ CMOS technology.

Battery Power Switching System for Implantable Telemetry Systems (체내 삽입 텔리메터리 시스템용 전원 스위칭 시스템 개발)

  • Seo, Hee-Don
    • Proceedings of the KOSOMBE Conference
    • /
    • v.1990 no.11
    • /
    • pp.118-121
    • /
    • 1990
  • This paper describes development of an implantable power switching system for biotelemetry system. This system is designed and manufactured to achieve as small size and low power dissipation as possible, using pulse powered circult and CMOS technology. The function of the power switching system is to connect the implantable battery to implanted sensors and, electronics systems by receiving intermittent command signals from external circuits. The power dissipation of this system was about $15{\mu}W$ for a stand-by operation.

  • PDF

Energy Efficient Processing Engine in LDPC Application with High-Speed Charge Recovery Logic

  • Zhang, Yimeng;Huang, Mengshu;Wang, Nan;Goto, Satoshi;Yoshihara, Tsutomu
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.12 no.3
    • /
    • pp.341-352
    • /
    • 2012
  • This paper presents a Processing Engine (PE) which is used in Low Density Parity Codec (LDPC) application with a novel charge-recovery logic called pseudo-NMOS boost logic (pNBL), to achieve high-speed and low power dissipation. pNBL is a high-overdriven and low area consuming charge recovery logic, which belongs to boost logic family. Proposed Processing Engine is used in LDPC circuit to reduce operating power dissipation and increase the processing speed. To demonstrate the performance of proposed PE, a test chip is designed and fabricated with 0.18 2m CMOS technology. Simulation results indicate that proposed PE with pNBL dissipates only 1 pJ/cycle when working at the frequency of 403 MHz, which is only 36% of PE with the conventional static CMOS gates. The measurement results show that the test chip can work as high as 609 MHz with the energy dissipation of 2.1 pJ/cycle.

Design of Low Power Capacitive Sensing Circuit with a High Resolution in CMOS Technology

  • Jung, Seung-Min
    • Journal of information and communication convergence engineering
    • /
    • v.9 no.3
    • /
    • pp.301-304
    • /
    • 2011
  • This paper describes the possibility of a low-power, high-resolution fingerprint sensor chip. A modified capacitive detection circuit of charge sharing scheme is proposed, which reduces the static power dissipation and increases the voltage difference between a ridge and valley more than conventional circuit. The detection circuit is designed and simulated in 3.3V, 0.35${\mu}$m standard CMOS process, 40MHz condition. The result shows about 27% power dissipation reduction and 90% improvement of difference between a ridge and valley sensing voltage. The proposed circuit is more stable and effective than a typical circuit.

Capacitive Sensing Circuit for Low Power and High Resolution

  • Jung, Seung-Min;Yeo, Hyeop-Goo
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2011.05a
    • /
    • pp.692-695
    • /
    • 2011
  • This paper describes the possibility of a low-power, high-resolution fingerprint sensor chip. A modified capacitive detection circuit of charge sharing scheme is proposed, which reduces the static power dissipation and increases the voltage difference between a ridge and valley more than conventional circuit. The detection circuit is designed and simulated in 3.3V, $0.35{\mu}m$ standard CMOS process, 40MHz condition. The result shows about 35% power dissipation reduction and 90% improvement of difference between a ridge and valley sensing voltage. The proposed circuit is more stable and effective than a typical circuit.

  • PDF

Design of Low Power OLED Driving Circuit (저소비 전력 OLED 디스플레이 구동 회로 설계)

  • 신홍재;이재선;최성욱;곽계달
    • Proceedings of the IEEK Conference
    • /
    • 2003.07b
    • /
    • pp.919-922
    • /
    • 2003
  • This paper presents a novel low power driving circuit for passive matrix organic lighting emitting diodes (OLED) displays. The proposed driving method for a low power OLED driving circuit which reduce large parasitic capacitance in OLED panel only use current driving method, instead of mixed mode driving method which uses voltage pre-charge technique. The driving circuit is implemented to one chip using 0.35${\mu}{\textrm}{m}$ CMOS process with 18V high voltage devices and it is applicable to 96(R.G.B)X64, 65K color OLED displays for mobile phone application. The maximum switching power dissipation of driving power dissipation is 5.7mW and it is 4% of that of the conventional driving circuit.

  • PDF

Hardware Simulator for LVRT Operation Analysis of Grid-Tied PMSG Wind Power System (계통연계형 PMSG 풍력발전시스템의 LVRT 동작 분석을 위한 하드웨어 시뮬레이터)

  • Lee, Jae-Wook;Kim, Jae-Hyuk;Choi, Young-Do;Han, Byung-Moon;Yoon, Young-Doo
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.63 no.9
    • /
    • pp.1219-1226
    • /
    • 2014
  • This paper introduces a hardware simulator for the LVRT operation analysis of the grid-tied PMSG wind power system with a power dissipation circuit. The power dissipation circuit, which is composed of chopper and resistor, suppresses the sudden increase of DC-link voltage in the back-to-back converter of the grid-tied PMSG wind power system. The LVRT operation was first analyzed using computer simulations with PSCAD/EMTDC. A wind power simulator including the power dissipation circuit and the fault simulator composed of variac and IGBT were built to analyze the LVRT operation. Various experiments were conducted to verify the effectiveness of the power dissipation circuit for the LVRT operation. The developed hardware simulator can be extensively utilized for the analysis of various LVRT operations of the grid-tied wind power system.

Development of advanced voice recorder control system (개선된 음성 기록 제어 장치의 개발)

  • 장중식
    • Proceedings of the Korea Society for Simulation Conference
    • /
    • 1999.10a
    • /
    • pp.272-277
    • /
    • 1999
  • The necessity of voice recording device was increased using voice signal IC with designed LSI/VLSI. The control unit which developed here voice recorder has low power dissipation, portable, and comfortable using voice source. However, the Korea voice recorder abilities far behind of foreign products for its performance and size on sailing. So we used Chua circuit to improvement voice quality abilities after minimize power supply device and circuit by designing voice recording device into lower power dissipation power circuit.

  • PDF

Fabrication of High Performance and Low Power Readout Integrated Circuit for $320{\times}256$ IRFPA ($320{\times}256$ 초점면배열 적외선 검출기를 위한 고성능 저 전력 신호취득회로의 제작)

  • Kim, Chi-Yeon
    • Journal of the Korea Institute of Military Science and Technology
    • /
    • v.10 no.2
    • /
    • pp.152-159
    • /
    • 2007
  • This paper describes the design, fabrication, and measurement of ROIC(ReadOut Integrated Circuit) for $320{\times}256$ IRFPA(InfraRed Focal Plane Array). A ROIC plays an important role that transfer photocurrent generated in a detector device to thermal image system. Recently, the high performance and low power ROIC adding various functions is being required. According to this requirement, the design of ROIC focuses on 7MHz or more pixel rate, low power dissipation, anti-blooming, multi-channel output mode, image reversal, various windowing, and frame CDS(Correlated Double Sampling). The designed ROIC was fabricated using $0.6{\mu}m$ double-poly triple-metal Si CMOS process. ROIC function factors work normally, and the power dissipation of ROIC is 33mW and 90.5mW at 7.5MHz pixel rate in the 1-channel and 4-channel operation, respectively.