• Title/Summary/Keyword: circuit-level simulation

Search Result 276, Processing Time 0.031 seconds

Analog Circuit Modelings in Behavioral Level using Verilog-A (Verilog-A를 이용한 행위수준에서의 아날로그 회로 모델링)

  • 이길재;김태련;채상훈;정희범
    • Proceedings of the IEEK Conference
    • /
    • 2000.11b
    • /
    • pp.212-215
    • /
    • 2000
  • This paper introduces to design analog circuits with Verilog-A. It is a tool for design and simulation of analog ICs in behavioral level. Verilog-A has been already established standard and used to IP development in USA. We have proved the possibility of Verilog-A by comparing with measurement data of a fabricated 235MHz PLL circuit. This paper also describes another advantage of Verilog-A.

  • PDF

An Efficient Hybrid Diagnosis Algorithm for Sequential Circuits (순차 회로를 위한 효율적인 혼합 고장 진단 알고리듬)

  • 김지혜;이주환;강성호
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.41 no.5
    • /
    • pp.51-60
    • /
    • 2004
  • Due to the improvements in circuit design and manufacturing technique, the complexity of a circuit is growing. Since the complexity of a circuit causes high frequency of faults, it is very important to locate faults for improvement of yield and reduction of production cost. But unfortunately it takes a long time to find sites of defects by e-beam proving if the physical level. A fault diagnosis algorithm in the Sate level has meaning to reduce diagnosis time by limiting fault sites. In this paper, we propose an efficient fault diagnosis algorithm in the logical level. Our method is hybrid fault diagnosis algorithm using a new fault dictionary and additional fault simulation which minimizes memory consumption and simulation time.

A Simulation-Based Analog Cell Synthesis with Improved Simulation Efficiency (시뮬레이션 효율을 향상시킨 시뮬레이션 기반의 아날로그 셀 합성)

  • 송병근;곽규달
    • Journal of the Korean Institute of Telematics and Electronics C
    • /
    • v.36C no.10
    • /
    • pp.8-16
    • /
    • 1999
  • This paper presents a new simulation-based analog cell synthesis approach with improved simulation efficiency For the hierarchical synthesis of analog cells we developed the sub-circuit optimizers such as current mirror and differential input stage. Each sub-circuit optimizer can be used for synthesis of analog cells such as OTA(operational transconductance amplifier), 2-stage OP-AMP and comparator. To reduce the time spending of the simulation-based synthesis we propose 2-stage searching scheme and simulation data reusing scheme. With those schemes the synthesis time spending of OTA was reduced from 301.05sec to 56.52sec by 81.12%. Since our synthesis system doesn't need other additional physical parameters except SPICE parameters, and is independent of the process and its model level, the time spending to port to other process is minimized. We synthesized OTA and 2-stage OP-AMP respectively with our approach to show its usefulness.

  • PDF

3-Level Boost Converter Having Lower Inductor for Interleaving Operation (인터리빙 동작을 위한 하단 인덕터를 갖는 3-Level Boost Converter)

  • Lee, Kang-Mun;Baek, Seung-Woo;Kim, Hag-Wone;Cho, Kwan-Yuhl;Kang, Jeong-Won
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.26 no.2
    • /
    • pp.96-105
    • /
    • 2021
  • Large-scale power converters consist of series or parallel module combinations. In these modular converter systems, the interleaving technique can be applied to improve capacitor reliability by reducing the ripple of the I/O current in which each module operates as a phase difference. However, when applying the interleaving technique for conventional three-level boost converters, the short-circuit period of the converter can be an obstacle. Such problem is caused by the absence of a low-level inductor of the conventional three-level boost converter. To solve this problem, a three-level boost converter with a low-level inductor is proposed and analyzed to enable interleaved operation. In the proposed circuit, the current ripple of the output capacitor depends on the neutral point connections between the modules. In this study, the ripple current is analyzed by the neutral point connections of the three-level boost converter that has a low-level inductor, and the effectiveness of the proposed circuit is proven by simulation and experiment.

Capacitance Value Analysis of Sub-module Test Circuit for MMC-based HVDC System (MMC 기반 HVDC 시스템용 서브모듈 시험회로의 커패시터 용량 분석)

  • Seo, Byuong-Jun;Park, Kwon-Sik;Jo, Kwang-Rae;Nho, Eui-Cheol;Kim, Heung-Geun;Chun, Tae-Won;Kim, Tae-Jin;Lee, Jong-Pil
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.23 no.6
    • /
    • pp.433-439
    • /
    • 2018
  • This study considers the design of a submodule test circuit for the modular multi-level converter (MMC)-based HVDC systems. A novel submodule test circuit is proposed to provide not only an AC but also a DC component to the submodule current. However, the current waveforms depend on the capacitor voltages. Therefore, determining the capacitance value of the test circuit is important. Finding a proper capacitance value is easy when the proposed analysis method is used. Simulation and experimental results show the usefulness of the proposed method.

Automatic setting of delay time of an occupancy sensor using an adder circuit (인체감지 센서의 시간지연 설정)

  • 정영훈;송상빈;여인선
    • Proceedings of the Korean Institute of IIIuminating and Electrical Installation Engineers Conference
    • /
    • 1998.11a
    • /
    • pp.162-165
    • /
    • 1998
  • A certain degree of energy saving can be possible by controlling the delay time of occupancy sensor. In this paper a control circuit is designed for automatic control of delay time setting appropriate to different situations using a digital counter, two latches and an adder. The delay time is controlled by adjusting the time constant of RC circuit through on-off control of switching devices according to adder output, which determines the base current level of switching devices. And from PSpice simulation it is verified to function properly.

  • PDF

Five-Level PWM Inverter Using Series and Parallel Alternative Connection of Batteries

  • Park, Jin-Soo;Kang, Feel-soon
    • Journal of Electrical Engineering and Technology
    • /
    • v.12 no.2
    • /
    • pp.701-710
    • /
    • 2017
  • This paper presents a five-level PWM inverter using series and parallel connection of voltage sources. The alternative connection is done by an auxiliary circuit consisted of a switch, three diodes, and two batteries. The auxiliary circuit is located between input dc voltage source and H-bridge cell. Thanks to the auxiliary circuit, the proposed inverter synthesizes five-level output voltage in an effective way. Topologically both batteries are charged and discharged in the same rate, so it does not need to apply battery voltage balancing control method. Theoretical analysis of the proposed inverter is verified by computer-aided simulation and experiment based on a prototype of 1kW.

A Simple Undeland Snubber Circuit for Flying Capacitor 3-level Inverter

  • Kim In-Dong;Nho Eui-Cheol;Lee Min-Soo
    • Proceedings of the KIPE Conference
    • /
    • 2001.10a
    • /
    • pp.281-285
    • /
    • 2001
  • This paper proposes a snubber circuit for flying capacitor multilevel inverter and converter. The proposed snubber circuit makes use of Undeland snubber as basic snubber unit. It has such an advantage of Undeland snubber used in the two-level inverter. Compared with conventional RLD/RCD snubber for multilevel inverter and converter, the proposed snubber keeps such good features as fewer number of components, reduction of voltage stress of main switching devices due to low overvoltage, and improved efficiency of system due to low snubber loss. In this paper. the proposed snubber is applied to three-level flying capacitor inverter and its feature is demonstrated by computer simulation and experimental result.

  • PDF

Implementation of Ternary Valued Adder and Multiplier Using Current Mode CMOS (전류모드 CMOS에 의한 3치 가산기 및 승산기의 구현)

  • Seong, Hyeon-Kyeong
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.13 no.9
    • /
    • pp.1837-1844
    • /
    • 2009
  • In this paper, the circuit of 2 variable ternary adder and multiplier circuit using current mode CMOS are implemented. The presented ternary adder circuit and multiplier circuit using current mode CMOS are driven the voltage levels. We show the characteristics of operation for these circuits simulated by HSpice. These circuits are simulated under $0.18{\mu}m$ CMOS standard technology, $5{\mu}A$ unit current in $0.54{\mu}m/0.18{\mu}m$ ratio of NMOS length and width, and $0.54{\mu}m/0.18{\mu}m$ ratio of PMOS length and width, and 2.5V VDD voltage, MOS model Level 47 using HSpice. The simulation results show the satisfying current characteristics. The simulation results of current mode ternary adder circuit and multiplier circuit show the propagation delay time $1.2{\mu}s$, operating speed 300KHz, and consumer power 1.08mW.

Analysis and Simulation of Multi-Level Converter by means of Multiple Single Phase Combination Control (단상 다중 조합제어 Multi-Level 컨버터의 해석과 시뮬레이션)

  • Ahn, I.M.;Chun, J.H.;Lee, Y.H.;Suh, K.Y.;Lee, H.W.
    • Proceedings of the KIEE Conference
    • /
    • 1999.11b
    • /
    • pp.355-357
    • /
    • 1999
  • Single-Phase multi-level AC-DC converter that is composed of diode bridge and switch is proposed. The number of the supply current level is depending on the individual current level of the converter. A converter circuit, the number of the level is equal to $2^{M+1}-1$, where M is the number of Switching Converter. The proposed circuit has converter with 31 current levels. When the number of current level is increased, smoother sinusoidal waveform can be obtained directly and it is possible to control the supply current almost continuously from zero to maximum without generating high voltage step changes as pulse with modulation technology. The technique illustrates its validity and effectiveness through the PSIM.

  • PDF