• Title/Summary/Keyword: chip processing

Search Result 807, Processing Time 0.025 seconds

Design of a LED driver using digital control methode (디지털 방식을 이용한 LED 구동 드라이브 설계)

  • Lee, Sang-Hun;Song, Sung-Geun
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.16 no.9
    • /
    • pp.2003-2008
    • /
    • 2012
  • A drive system is necessary to operate LED by an LED illumination system. Because Switched Mode Power Supply (SMPS) is higher in efficiency in the large capacity than Linear Regulator, it is used mainly and controls this in an analog form or digital method. A MCU and a DSP of the digital control central processing unit were higher in a unit price than existing analog control chip, so that an approach was not easy for application of SMPS. But it can take the earnings by it lets you integrate various digital control features like an LED illumination system in one MCU, and realizing a whole system. In this paper, we suggest the algorithm that can improve LED driving current in applying such a digital control method using low-priced type MCU.

VLSI architecture design of CAVLC entropy encoder/decoder for H.264/AVC (H.264/AVC를 위한 CAVLC 엔트로피 부/복호화기의 VLSI 설계)

  • Lee Dae-joon;Jeong Yong-jin
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.30 no.5C
    • /
    • pp.371-381
    • /
    • 2005
  • In this paper, we propose an advanced hardware architecture for the CAVLC entropy encoder/decoder engine for real time video compression. The CAVLC (Context-based Adaptive Variable Length Coding) is a lossless compression method in H.264/AVC and it has high compression efficiency but has computational complexity. The reference memory size is optimized using partitioned storing method and memory reuse method which are based on partiality of memory referencing. We choose the hardware architecture which has the most suitable one in several encoder/decoder architectures for the mobile devices and improve its performance using parallel processing. The proposed architecture has been verified by ARM-interfaced emulation board using Altera Excalibur and also synthesized on Samsung 0.18 um CMOS technology. The synthesis result shows that the encoder can process about 300 CIF frames/s at 150MHz and the decoder can process about 250 CIF frames/s at 140Mhz. The hardware architectures are being used as core modules when implementing a complete H.264/AVC video encoder/decoder chip for real-time multimedia application.

A study on the Digital contents for Estimated Thickness Algorithm of Silicon wafer (실리콘웨이퍼 평탄도 추정 알고리즘을 위한 디지털 컨덴츠에 관한 연구)

  • Song Eun-Jee
    • Journal of Digital Contents Society
    • /
    • v.5 no.4
    • /
    • pp.251-256
    • /
    • 2004
  • The flatness of a silicon wafer concerned with ULSI chip is one of the most critical parameters ensuring high yield of wafers. That is necessary to constitute the circuit with high quality for he surface of silicon wafer, which comes to be base to make the direct circuit of the semiconductor, Flatness, therefore, is the most important factor to guarantee it wafer with high quality. The process of polishing is one of the most crucial production line among 10 processing stages to change the rough surface into the flatnees with best quality. Currently at this process, it is general for an engineer in charge to observe, judge and control the model of wafer from the monitor of measuring equipment with his/her own eyes to enhance the degree of flatness. This, however, is quite a troublesome job for someone has to check of process by one's physical experience. The purpose of this study is to approach the model of wafer with digital contents and to apply the result of the research for an algorithm which enables to control the polishing process by means of measuring the degree of flatness automatically, not by person, but by system. In addition, this paper shows that this algorithm proposed for the whole wafer flatness enables to draw an estimated algorithm which is for the thickness of sites to measure the degree of flatness for each site of wafer.

  • PDF

Femtosecond-Laser Micromachining of a Thermal Blocking Trench for an Enhanced PLC Variable Optical Attenuator (펨토초 레이저를 이용한 PLC 가변광감쇠기 특성 향상을 위한 열간섭 차단 트렌치 가공 기술)

  • Yoo, Dongyoon;Choi, Hun-Kook;Sohn, Ik-Bu;Kim, Youngsic;Kim, Suyong;Kim, Wanchun;Kim, Jinbong
    • Korean Journal of Optics and Photonics
    • /
    • v.27 no.4
    • /
    • pp.127-132
    • /
    • 2016
  • In this paper, a trench structure was fabricated by femtosecond-laser machining to eliminate thermal crosstalk in a multichannel variable optical attenuator (VOA), to prevent decreasing attenuation efficiency of the VOA. Trenches of a variety of widths and depths were fabricated on the VOA chips by femtosecond-laser processing. After the machining, attenuation according to current change was observed in each VOA chip module with trenches. As a result, we could observe high responsivity of attenuation and low power consumption, and that the heat of each channel barely influenced other channels.

Magnetic Properties of NiZn-ferrite Synthesized from The Refined Waste Iron Oxide Catalyst (정제된 산화철 폐촉매로부터 합성된 NiZn-페라이트의 자기적 특성)

  • Park, Sang-Il;Lee, Hyo-Sook;Choi, Hyun-Seok;Hwang, Yeon
    • Korean Journal of Crystallography
    • /
    • v.14 no.1
    • /
    • pp.1-6
    • /
    • 2003
  • NiZn-ferrites were synthesized from the waste catalysts. which were by product of styrene monomer process and buried underground as an industrial wastes, and their magnetic properties were investigated. Nickel oxide and zinc oxide powders were mixed with finely ground waste catalysts, and spinel type ferrite was obtained by calcination at 900℃ and sintering at 1325℃ for 5 hours. The initial permeabilities were measured and reflection losses were calculated from S-parameters for the composition of Ni/sub x/Zn/sub 1-x/Fe₂O₄(x=0.36, 0.50, 0.66) and (Ni/sub 0.5/Zn/sub 0.5)/sub 1-y/Fe/sub 2+y/O₄(y=-0.02, 0, 0.02).

Design of an Efficient VLSI Architecture and Verification using FPGA-implementation for HMM(Hidden Markov Model)-based Robust and Real-time Lip Reading (HMM(Hidden Markov Model) 기반의 견고한 실시간 립리딩을 위한 효율적인 VLSI 구조 설계 및 FPGA 구현을 이용한 검증)

  • Lee Chi-Geun;Kim Myung-Hun;Lee Sang-Seol;Jung Sung-Tae
    • Journal of the Korea Society of Computer and Information
    • /
    • v.11 no.2 s.40
    • /
    • pp.159-167
    • /
    • 2006
  • Lipreading has been suggested as one of the methods to improve the performance of speech recognition in noisy environment. However, existing methods are developed and implemented only in software. This paper suggests a hardware design for real-time lipreading. For real-time processing and feasible implementation, we decompose the lipreading system into three parts; image acquisition module, feature vector extraction module, and recognition module. Image acquisition module capture input image by using CMOS image sensor. The feature vector extraction module extracts feature vector from the input image by using parallel block matching algorithm. The parallel block matching algorithm is coded and simulated for FPGA circuit. Recognition module uses HMM based recognition algorithm. The recognition algorithm is coded and simulated by using DSP chip. The simulation results show that a real-time lipreading system can be implemented in hardware.

  • PDF

Performance Analysis of Multi-Carrier DS-CDMA System in Multipath Rician Fading Channel (다중경로 라이시안 페이딩 채널에서 Multi-Carrier DS-CDMA 시스템의 성능 해석)

  • 김영철;노재성;오창헌;조성준
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.12 no.3
    • /
    • pp.378-390
    • /
    • 2001
  • In this paper, it is analyzed that the error performance of a Multi-Carrier DS-CDMA system in a single cell with multipath Rician fading and multiple access interference (MAI) and the error performance of the system is compared with that of a Sing1e-Carrier DS-CDMA system. Moreover, the convolutional coding techniques with code rate of 1/2, 1/3, and 1/4 are adopted in order to improve the error performance degraded by the multipath fading and MAI and performance improvement through the coding techniques is analyzed. As a result, it is shown that the number of users in each system can be determined by the number of branches of the rake receiver in a Single-Carrier DS-CDMA system and the number of carriers in a Multi-Carrier DS-CDMA system. Furthermore, the convolutional coding should be chosen with considering the trade-off between coding gain and a power limitation in a Multi-Carrier DS-CDMA system. In case of increasing the number of carriers, the processing gain is decreased but the error performance is improved through the effect of frequency diversity and the system can be possibility implemented due to the low chip rate.

  • PDF

A 500MSamples/s 6-Bit CMOS Folding and Interpolating AD Converter (500MSamples/s 6-비트 CMOS 폴딩-인터폴레이팅 아날로그-디지털 변환기)

  • Lee Don-Suep;Kwack Kae-Dal
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.8 no.7
    • /
    • pp.1442-1447
    • /
    • 2004
  • In this paper, a 6-Bit CMOS Folding and Interpolating AD Converter is presented. The converter is considered to be useful as an integrated part of a VLSI circuit handling both analog and digital signals as in the case of HDD or LAN applications. A built-in analog circuit for VLSI of a high-speed data communication requires a small chip area, low power consumption, and fast data processing. The proposed folding and interpolating AD Converter uses a very small number of comparators and interpolation resistors, which is achieved by cascading a couple of folders working in different principles. This reduced number of parts is a big advantage for a built-in AD converter design. The design is based on 0.25m double-poly 2 metal n-well CMOS process. In the simulation, with the applied 2.5V and a sampling frequency of 500MHz, the measurements are as follows: power consumption of 27mw, INL and DNL of $\pm$0.1LSB, $\pm$0.15LSB each, SNDR of 42dB with an input signal of 10MHz.

Bidirectional Charging/Discharging Digital Control System for Eco-friendly Capacitor Energy Storage Device Implemented by TMS320F28335 chip (TMS320F28335로 구현한 친환경 커패시터 전력저장장치의 양방향 디지털 제어 충/방전 시스템)

  • Lee, Jung-Im;Lee, Jong-Hyun;Jung, An-Yoel;Lee, Choon-Ho;Park, Joung-Hu;Jeon, Hee-Jong
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.15 no.3
    • /
    • pp.188-198
    • /
    • 2010
  • Recently, as the demand of the environmental-friendly energy storage system such as an electric double-layer condenser increases, that of the bidirectional charger/discharger for the systems also increases. However, when charging/discharging mode-change occurs, the charger/discharger employing a bi-directional DC-DC converter with a commercialized analog controller has a complex circuit scheme, and a poor transient response. On the other hand, if a single digital controller is used for the bi-directional mode, the system performances can be improved by application of an advanced power-processing algorithm. In the paper, an environmental-friendly power storage systems including an Electric Double Layer Capacitor(EDLC) banks were developed with a bi-directional buck-boost converter and a digital signal processor (TMS320F28335). A simulation test-bed was realized and tested by MATLAB Simulink, and the hardware experiment was performed which shows that the dynamic response was improved such as the simulation results.

Two-Dimensional Binary Search on Length Using Bloom Filter for Packet Classification (블룸 필터를 사용한 길이에 대한 2차원 이진검색 패킷 분류 알고리즘)

  • Choe, Young-Ju;Lim, Hye-Sook
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.37 no.4B
    • /
    • pp.245-257
    • /
    • 2012
  • As one of the most challenging tasks in designing the Internet routers, packet classification is required to achieve the wire-speed processing for every incoming packet. Packet classification algorithm which applies binary search on trie levels to the area-based quad-trie is an efficient algorithm. However, it has a problem of unnecessary access to a hash table, even when there is no node in the corresponding level of the trie. In order to avoid the unnecessary off-chip memory access, we proposed an algorithm using Bloom filters along with the binary search on levels to multiple disjoint tries. For ACL, FW, IPC sets with about 1000, 5000, and 10000 rules, performance evaluation result shows that the search performance is improved by 21 to 33 percent by adding Bloom filters.