• Title/Summary/Keyword: bump circuit

Search Result 41, Processing Time 0.027 seconds

Image Edge Detector Based on a Bump Circuit and the Neighbor Pixels (Bump 회로와 인접픽셀 기반의 이미지 신호 Edge Detector)

  • Oh, Kwang-Seok;Lee, Sang-Jin;Cho, Kyoungrok
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.50 no.7
    • /
    • pp.149-156
    • /
    • 2013
  • This paper presents a hardware edge detector of image signal at pixel level of CMOS image sensor (CIS). The circuit detects edges of an image based on a bump circuit combining with the pixels. The APS converts light into electrical signals and the bump circuit compares the brightness between the target pixel and its neighbor pixels. Each column on CIS 64 by 64 pixels array shares a comparator. The comparator decides a peak level of the target pixel comparing with a reference voltage. The proposed edge detector is implemented using 0.18um CMOS technology. The circuit shows higher fill factor 34% and power dissipation by 0.9uW per pixel at 1.8V supply.

Characterization of Electrical Resistance for SABiT Technology-Applied PCB : Dependence of Bump Size and Fabrication Condition (SABiT 공법적용 인쇄회로기판의 은 페이스트 범프 크기 및 제작 조건에 따른 전기 저항 특성)

  • Song, Chul-Ho;Kim, Young-Hun;Lee, Sang-Min;Mok, Jee-Soo;Yang, Yong-Suk
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.23 no.4
    • /
    • pp.298-302
    • /
    • 2010
  • We investigated the resistance change behavior of SABiT (Samsung Advanced Bump interconnection Technology) technology-applied PCB (Printed Circuit Board) with the various bump sizes and fabrication conditions. Many testing samples with different bump size, prepreg thickness, number of print on the formation of Ag paste bump, were made. The resistance of Ag paste bump itself was calculated from the Ag paste resistivity and bump size, measured by using 4-point probe method and FE-SEM (Field Emission Scanning Electron Microscope), respectively. The contact resistance between Ag paste bump and conducting Cu line were obtained by subtracting the Cu line and bump resistances from the measured total resistance. It was found that the contact resistance drastically changed with the variation of Ag paste bump size and the contact resistance had the largest influence on total resistance. We found that the bump size and contact resistance obeyed the power law relationship. The resistance of a circuit in PCB can be estimated from this kind of relationship as the bump size and fabrication technique vary.

A Programmable CMOS Negative Resistor using Bump Circuit (Bump 회로를 이용한 Programmable CMOS Negative Resistor)

  • Song, Han-Jung
    • Proceedings of the KIEE Conference
    • /
    • 2002.11c
    • /
    • pp.253-256
    • /
    • 2002
  • A programmable CMOS negative resistor has been designed and fabricated in a 0.5um double poly double metal technology. The proposed CMOS negative resistor consists of a positive feedback OTA and a bump circuit with Gaussian-like I-V curve. Measurements of the fabricated chip confirm that the proposed CMOS resistor shows various negative resistance according to control voltage.

  • PDF

Analysis on the Thermal Deformation of Flip-chip Bump Layer by the IMC's Implication (IMC의 영향에 따른 Flip-Chip Bump Layer의 열변형 해석)

  • Lee, Tae Kyoung;Kim, Dong Min;Jun, Ho In;Huh, Seok-Hwan;Jeong, Myung Young
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.19 no.3
    • /
    • pp.49-56
    • /
    • 2012
  • Recently, by the trends of electronic package to be smaller, thinner and more integrative, fine bump is required. but It can result in the electrical short by reduced cross-section of UBM and diameter of bump. Especially, the formation of IMCs and KV can have a significant affects about electrical and mechanical properties. In this paper, we analyzed the thermal deformation of flip-chip bump by using FEM. Through Thermal Cycling Test (TCT) of flip-chip package, We analyzed the properties of the thermal deformation. and We confirmed that the thermal deformation of the bump can have a significant impact on the driving system. So we selected IMCs thickness and bump diameter as variable which is expected to have implications for characteristics of thermal deformation. and we performed analysis of temperature, thermal stress and thermal deformation. Then we investigated the cause of the IMC's effects.

Investigation of Ag Migration from Ag Paste Bump in Printed Circuit Board (Ag Paste bump 구조를 갖는 인쇄회로기판의 Ag migration 발생 안전성 평가)

  • Song, Chul-Ho;Kim, Young-Hun;Lee, Sang-Min;Mok, Jee-Soo;Yang, Yong-Suk
    • Korean Journal of Materials Research
    • /
    • v.20 no.1
    • /
    • pp.19-24
    • /
    • 2010
  • The current study examined Ag migration from the Ag paste bump in the SABiT technology-applied PCB. A series of experiments were performed to measure the existence/non-existence of Ag in the insulating prepreg region. The average grain size of Ag paste was 30 nm according to X-ray diffraction (XRD) measurement. Conventional XRD showed limitations in finding a small amount of Ag in the prepreg region. The surface morphology and cross section view in the Cu line-Ag paste bump-Cu line structure were observed using a field emission scanning electron microscope (FE-SEM). The amount of Ag as a function of distance from the edge of Ag paste bump was obtained by FE-SEM with energy dispersive spectroscopy (EDS). We used an electron probe micro analyzer (EPMA) to improve the detecting resolution of Ag content and achieved the Ag distribution function as a function of the distance from the edge of the Ag paste bump. The same method with EPMA was applied for Cu filled via instead of Ag paste bump. We compared the distribution function of Ag and Cu, obtained from EPMA, and concluded that there was no considerable Ag migration effect for the SABiT technology-applied printed circuit board (PCB).

Thermo-mechanical Behavior Characteristic Analysis of $B^2it$(Buried Bump Interconnection Technology) in PCB(Printed Circuit Board) (인쇄회로기판 $B^2it$(Buried Bump Interconnection Technology) 구조의 열적-기계적 거동특성 해석)

  • Cho, Seung-Hyun;Chang, Tae-Eun
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.16 no.2
    • /
    • pp.43-50
    • /
    • 2009
  • Although thin PCBs(Printed Circuit Boards) have recently been required for high density interconnection, high electrical performance, and low manufacturing cost, the utilization of thin PCBs is severely limited by warpage and reliability issues. Warpage of the thin PCB leads to failure in solder-joints and chip. The $B^2it$(Buried Bump Interconnection Technology) for PCB has been developed to achieve a competitive manufacturing price. In this study, chip temperature, package warpage, chip stress and solder-joints stress characteristics of the PCB prepared with $B^2it$ process have been calculated using thermo-mechanical coupled analysis by the FEM(Finite Element Method). FEM computation was carried out with the variations in bump shapes and kinds of materials under 1.5W power of chip and constant convection heat transfer. The results show that chip temperature distribution reached more quickly steady-state status with PCB prepared with $B^2it$ process than PCB prepared with conventional via interconnection structure. Although $B^2it$ structures are effective on low package warpage and chip stress, with high strength bump materials arc disadvantage for low stress of solder-joints. Therefore, it is recommended that optimized bump shapes and materials in PCB design should be considered in terms of reliability characteristics in the packaging level.

  • PDF

Study of Crosstalk in Multi-conductor system and Equivalent Circuit Model (인접선 신호선의 누화(Crosstalk)에 대한 해석 및 회로 모델에 관한 연구)

  • Lee, Dong-Jae;Ha, Jung-Rae;Kim, Jong-Min;Nah, Wan-Soo
    • Proceedings of the KIEE Conference
    • /
    • 2009.07a
    • /
    • pp.2211_2212
    • /
    • 2009
  • 본 논문에서는 GaAs-Transistor가 접합된 전송선로 사이에서 발생되는 Crosstalk의 영향에 관한 연구를 하였다. 이 모델의 해석을 위해 인접선에서의 Crosstalk의 이론적인 접근을 하고, 3D Full Wave 시뮬레이션과 Circuit 시뮬레이션을 통해 해석하는 Crosstalk의 해석방법에 대한 모델을 제시하고자 한다. 또한 Coupling 된 Solder Bump의 Equivalent Circuit Model을 제시함으로써 Solder Bump의 Coupling이 Crosstalk의 영향에 미치는 영향에 대해 규명하고자 한다.

  • PDF

Fabriaction of bump bounded piezoresistive silicon accelerometer (범프 본딩된 압저항 실리콘 가속도센서의 제조)

  • 심준환;이상호;이종현
    • Journal of the Korean Institute of Telematics and Electronics D
    • /
    • v.34D no.7
    • /
    • pp.30-36
    • /
    • 1997
  • Bump bonded piezoesistive silicon accelerometer was fabricated by the porous silicon micromachining and th eprocess technique of integrated circuit. The output voltage of the accelerometer fabricated on (111)-oreiented Si substrates with n/n$^{+}$n triple layers showed good linear characteristic of less than 1%. The measured sensitivity and the resonant frequency was about 743 .mu.V/g and 2.04 kHz, respectively. And the transverse sensitivity of 5.2% was measured from the accelerometer. Also, to investigate an influence on the output characteristics of the sensor due to bump bonding, the values of the piezoresistors were measured through thermal-cycling test in the temperature variation form -50 to 120.deg. C. Then, there was 0.014% resistance changes about 3.61 k.ohm., so sthe output charcteristics of the sensor was less affected by bump bonding.g.

  • PDF

Fabrication of Bump-type Probe Card Using Bulk Micromachining (벌크 마이크로머시닝을 이용한 Bump형 Probe Card의 제조)

  • 박창현;최원익;김용대;심준환;이종현
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.3 no.3
    • /
    • pp.661-669
    • /
    • 1999
  • A probe card is one of the most important pan of test systems as testing IC(integrated circuit) chips. This work was related to bump-type silicon vertical probe card which enabled simultaneous tests for multiple semiconductor chips. The probe consists of silicon cantilever with bump tip. In order to obtain optimum size of the cantilever, the dimensions were determined by FEM(finite element method) analysis. The probe was fabricated by RIE(reactive ion etching), isotropic etching, and bulk-micromachining using SDB(silicon direct bonding) wafer. The optimum height of the bump of the probe detemimed by FEM simulation was 30um. The optimum thickness, width, and length of the cantilever were 20 $\mum$, 100 $\mum$,and 400 $\mum$,respectively. Contact resistance of the fabricated probe card measured at contact resistance testing was less than $2\Omega$. It was also confirmed that its life time was more than 20,000 contacts because there was no change of contact resistance after 20,000 contacts.

  • PDF

The characterization of anisotropic Si wafer etching and fabrication of flip chip solder bump using transferred Si carrier (Si웨이퍼의 이방성 식각 특성 및 Si carrier를 이용한 플립칩 솔더 범프제작에 관한 연구)

  • Mun Won-Cheol;Kim Dae-Gon;Seo Chang-Jae;Sin Yeong-Ui;Jeong Seung-Bu
    • Proceedings of the KWS Conference
    • /
    • 2006.05a
    • /
    • pp.16-17
    • /
    • 2006
  • We researched by the characteristic of a anisotropic etching of Si wafer and the Si career concerning the flip chip solder bump. Connectors and Anisotropic Conductive Film (ACF) method was already applied to board-to-board interconnection. In place of them, we have focused on board to board interconnection with solder bump by Si carrier, which has been used as Flip chip bonding technology. A major advantage of this technology is that the Flexible Printed Circuit (FPC) is connected in the same solder reflow process with other surface mount devices. This technology can be applied to semiconductors and electronic devices for higher functionality, integration and reliability.

  • PDF