• Title/Summary/Keyword: analog-to-digital conversion

Search Result 202, Processing Time 0.021 seconds

Improved DC Offset Error Compensation Algorithm in Phase Locked Loop System

  • Park, Chang-Seok;Jung, Tae-Uk
    • Journal of Electrical Engineering and Technology
    • /
    • v.11 no.6
    • /
    • pp.1707-1713
    • /
    • 2016
  • This paper proposes a dc error compensation algorithm using dq-synchronous coordinate transform digital phase-locked-loop in single-phase grid-connected converters. The dc errors are caused by analog to digital conversion and grid voltage during measurement. If the dc offset error is included in the phase-locked-loop system, it can cause distortion in the grid angle estimation with phase-locked-loop. Accordingly, recent study has dealt with the integral technique using the synchronous reference frame phase-locked-loop method. However, dynamic response is slow because it requires to monitor one period of grid voltage. In this paper, the dc offset error compensation algorithm of the improved response characteristic is proposed by using the synchronous reference frame phase-locked-loop. The simulation and the experimental results are presented to demonstrate the effectiveness of the proposed dc offset error compensation algorithm.

Miniaturized Sensor Interface Circuit for Respiration Detection System (호흡 검출 시스템을 위한 초소형 센서 인터페이스 회로)

  • Jo, Sung-Hun
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.25 no.8
    • /
    • pp.1130-1133
    • /
    • 2021
  • In this paper, a miniaturized sensor interface circuit for the respiration detection system is proposed. Respiratory diagnosis is one of the main ways to predict various diseases. The proposed system consists of respiration detection sensor, temperature sensor, and interface circuits. Electrochemical type gas sensor using solid electrolytes is adopted for respiration detection. Proposed system performs sensing, amplification, analog-to-digital conversion, digital signal processing, and i2c communication. And also proposed system has a small form factor and low-cost characteristics through optimization and miniaturization of the circuit structure. Moreover, technique for sensor degradation compensation is introduced to obtain high accuracy. The size of proposed system is about 1.36 cm2.

Low Power 31.6 pJ/step Successive Approximation Direct Capacitance-to-Digital Converter (저전력 31.6 pJ/step 축차 근사형 용량-디지털 직접 변환 IC)

  • Ko, Youngwoon;Kim, Hyungsup;Moon, Youngjin;Lee, Byuncheol;Ko, Hyoungho
    • Journal of Sensor Science and Technology
    • /
    • v.27 no.2
    • /
    • pp.93-98
    • /
    • 2018
  • In this paper, an energy-efficient 11.49-bit successive approximation register (SAR) capacitance-to-digital converter (CDC) for capacitive sensors with a figure of merit (FoM) of 31.6 pJ/conversion-step is presented. The CDC employs a SAR algorithm to obtain low power consumption and a simplified structure. The proposed circuit uses a capacitive sensing amplifier (CSA) and a dynamic latch comparator to achieve parasitic capacitance-insensitive operation. The CSA adopts a correlated double sampling (CDS) technique to reduce flicker (1/f) noise to achieve low-noise characteristics. The SAR algorithm is implemented in dual operating mode, using an 8-bit coarse programmable capacitor array in the capacitance-domain and an 8-bit R-2R digital-to-analog converter (DAC) in the charge-domain. The proposed CDC achieves a wide input capacitance range of 29.4 pF and a high resolution of 0.449 fF. The CDC is fabricated in a $0.18-{\mu}m$ 1P6M complementary metal-oxide-semiconductor (CMOS) process with an active area of 0.55 mm2. The total power consumption of the CDC is $86.4{\mu}W$ with a 1.8-V supply. The SAR CDC achieves a measured 11.49-bit resolution within a conversion time of 1.025 ms and an energy-efficiency FoM of 31.6 pJ/step.

An Industrial monitoring board design with support for multiple communications (다양한 통신을 지원하는 산업용 모니터링 보드 설계)

  • Eum, Sang-hee
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2018.05a
    • /
    • pp.197-199
    • /
    • 2018
  • Recently, many industrial instruments face the problem of protocol compatibility with the external monitoring and control system. This paper is prepared in the main control board to support the industrial communication protocol conversion, control, and monitoring. The industrial communication gateway module is also designed to ensure that the protocol conversion of CAN bus and Ethernet. The main board processor is used the Atmega2560, and placed 4ea RS485 serial slots for sub-board. One of them is used for communication CAN bus and Ethernet. It provides analog and digital I / O through each of the slots is used for control and monitoring.

  • PDF

A FSK Radio-telemetry System for Monitoring Vital Signs in UHF Band (UHF 대역 FSK에 의한 생체신호 무선 전송장치의 개발)

  • Park D.C.;Lee H.K.
    • Journal of Biomedical Engineering Research
    • /
    • v.21 no.3 s.61
    • /
    • pp.255-260
    • /
    • 2000
  • This paper presents a radio-telemetry patient monitor. which is used for intensive cal?e units. emergency and surgical operation rooms to monitor continuously patients' vital signs. The radio-telemetry patient monitor consists of a vital sign acquisition unit. wireless data transmission units and a vital sign-monitoring unit. The vital sign acquisition unit amplifies biological signals, performs analog signal to serial digital data conversion using the one chip micro-controller. The converted digital data is modulated FSK in UHF band using low output power and transmitted to a remote site in door. In comparison with analog modulation. FSK has major advantages to improve performance with respect to noise resistance with fower error and the potential ability to process and Improve quality of the received data. The vital sign-monitoring unit consists of the receiver to demodulate the modulated digital data, the LCD monitor to display vital signs continuously and the thermal head printer to record a signal.

  • PDF

Development of Data Logger System for Ocean Bottom Seimometer (해저면지진계 데이터 기록장치 개발 연구)

  • Hong, Sup;Kim, Hyung-Woo;Lee, Jong-Moo;Choi, Jong-Su
    • Proceedings of the Korea Committee for Ocean Resources and Engineering Conference
    • /
    • 2003.10a
    • /
    • pp.336-339
    • /
    • 2003
  • A digital data logging system has been developed for the purpose of a compact offline Ocean Bottom Seismometer(OBS). The Digital Data Logger(DDL) consists of A/D system, Micom with storage memory and firmware managing data files. The A/D system acquires data of 16bit/4ch with sampling rate of 250Hz per channel. The Micom, a micro controller board with T33521 processor of 8051 class, was equipped with 8 flash memories of 128MB for data storage capacity of 1GB. The firmware stores the acquiring data in form of binary files. The DDL was designated to be compact and light and to consume low energy as possible. The DDL is to interface with PC through USB(Universal Serial Bus). The performance of the DDL has been validated through tests with respect to a 3-axis seismometer.

  • PDF

The Analysis of Total Ionizing Dose Effects on Analog-to-Digital Converter for Space Application (우주용 ADC의 누적방사선량 영향 분석)

  • Kim, Tae-Hyo;Lee, Hee-Chul
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.50 no.6
    • /
    • pp.85-90
    • /
    • 2013
  • In this paper, 6bit SAR ADC tolerant to ionizing radiation is presented. Radiation tolerance is achieved by using the Dummy Gate Assisted (DGA) MOSFET which was proposed to suppress the leakage current induced by ionizing radiation and its comparing sample is designed with the conventional MOSFET. The designed ADC consists of binary capacitor DAC, dynamic latch comparator, and digital logic and was fabricated using a standard 0.35um CMOS process. Irradiation was performed by Co-60 gamma ray. After the irradiation, ADC designed with the conventional MOSFET did not operate properly. On the contrary, ADC designed with the DGA MOSFET showed a little parametric degradation of which DNL was increased from 0.7LSB to 2.0LSB and INL was increased from 1.8LSB to 3.2LSB. In spite of its parametric degradation, analog to digital conversion in the ADC with DGA MOSFET was found to be possible.

An implementation of the continuous wave doppler system for blood flow measurement using the ultrasound (효율적인 혈류 속도 측정을 위한 연속 초음파 도플러 장치의 구현)

  • 박형재;김영길
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2001.05a
    • /
    • pp.516-519
    • /
    • 2001
  • To diagnose a patient's blood vessel disease, apoplexy, hypertension, arteriosclerosis, the blood velocity is very important. Determining the blood velocity methods using ultrasound are Continuous Doppler System and Pulse Doppler System. In using the Pulse Doppler System, we can obtain the position of blood velocity. But it is more complex hardware than Continuous Doppler System and it has low SNR(signal-noise ratio). So in this study, to obtain a believable information we use the Continuous Pulse Doppler System. Thus system have analog part and digital part. In analog part is composed of ultrasound generating part, the amplifying part to amplify the received signal from ultrasound sensor, the demodulation part to detect blood velocity and the filtering part to remove the noise. In digital part is composed of the A/D conversion part, digital signal processing part, and the communication part to communicate the PC. In this study to implement efficient ultrasound blood velocity measurement system, we can get the patient's blood velocity information in realtime. Thus, It is a useful in the accurate diagnosis with C.T(computered tomography), M.R.I(magnetic resonance imaging).

  • PDF

The Broadband Auto Frequency Channel Selection of the Digital TV Tuner using Frequency Mapping Function (주파수 매핑 함수를 이용한 광대역 주파수 자동 채널 선택용 디지털 TV 튜너)

  • 정영준;김재영;최재익;박재홍
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.25 no.4B
    • /
    • pp.613-623
    • /
    • 2000
  • Digital TV tuner for 8-VSB modulation was developed with satisfying the requirements of ATSC. The double frequency conversion and the active tracking filter in the front-end were used to reduce interference of the adjacent channels and multi-channels, which suppress If beat and image band. However, it was impossible to get frequency mapping between tracking filter and first VCO(Voltage Controlled Oscillator) in the double conversion digital TV tuner differing from conventional NTSC tuner. This paper, therefore, suggests the available structure and a new method for automatic frequency selection by obtaining the mapping of frequency characteristic over tracking voltage and the combined hardware which compose of Micro-controller, EEPROM, D/A(Digital-to-Analog Converter), OP amp and switch driver to solve above problems.

  • PDF

Design of a High-Resolution Integrating Sigma-Delta ADC for Battery Capacity Measurement (배터리 용량측정을 위한 고해상도 Integrating Sigma-Delta ADC 설계)

  • Park, Chul-Kyu;Jang, Ki-Chang;Woo, Sun-Sik;Choi, Joong-Ho
    • Journal of IKEEE
    • /
    • v.16 no.1
    • /
    • pp.28-33
    • /
    • 2012
  • Recently, with mobile devices increasing, as a variety of multimedia functions are needed, battery life is decreased. Accordingly the methods for extending the battery life has been proposed. In order to implement these methods, we have to know exactly the status of the battery, so we need a high resolution analog to digital converter(ADC). In case of the existing integrating sigma-delta ADC, it have not convert reset-time conversion cycle to function of resolution. Because of this reason, all digital values corresponding to the all number of bits will not be able to be expressed. To compensated this drawback, this paper propose that all digital values corresponding to the number of bits can be expressed without having to convert reset-time additional conversion cycle to function of resolution by using a up-down counter. The proposed circuit achieves improved SNDR compared to conventional converters simulation result. Also, this was designed for low power suitable for battery management systems and fabricated in 0.35um process.