• Title/Summary/Keyword: WLP

Search Result 40, Processing Time 0.029 seconds

Overview of High Performance 3D-WLP

  • Kim, Eun-Kyung
    • Korean Journal of Materials Research
    • /
    • v.17 no.7
    • /
    • pp.347-351
    • /
    • 2007
  • Vertical interconnect technology called 3D stacking has been a major focus of the next generation of IC industries. 3D stacked devices in the vertical dimension give several important advantages over conventional two-dimensional scaling. The most eminent advantage is its performance improvement. Vertical device stacking enhances a performance such as inter-die bandwidth improvements, RC delay mitigation and geometrical routing and placement advantages. At present memory stacking options are of great interest to many industries and research institutes. However, these options are more focused on a form factor reduction rather than the high performance improvements. In order to improve a stacked device performance significantly vertical interconnect technology with wafer level stacking needs to be much more progressed with reduction in inter-wafer pitch and increases in the number of stacked layers. Even though 3D wafer level stacking technology offers many opportunities both in the short term and long term, the full performance benefits of 3D wafer level stacking require technological developments beyond simply the wafer stacking technology itself.

A novel wafer-level-packaging scheme using solder (쏠더를 이용한 웨이퍼 레벨 실장 기술)

  • 이은성;김운배;송인상;문창렬;김현철;전국진
    • Journal of the Semiconductor & Display Technology
    • /
    • v.3 no.3
    • /
    • pp.5-9
    • /
    • 2004
  • A new wafer level packaging scheme is presented as an alternative to MEMS package. The proof-of-concept structure is fabricated and evaluated to confirm the feasibility of the idea for MEMS wafer level packaging. The scheme of this work is developed using an electroplated tin (Sn) solder. The critical difference over conventional ones is that wafers are laterally bonded by solder reflow after LEGO-like assembly. This lateral bonding scheme has merits basically in morphological insensitivity and its better bonding strength over conventional ones and also enables not only the hermetic sealing but also its electrical interconnection solving an open-circuit problem by notching through via-hole. The bonding strength of the lateral bonding is over 30 Mpa as evaluated under shear and the hermeticity of the encapsulation is 2.0$\times10^{-9}$mbar.$l$/sec as examined by pressurized Helium leak rate. Results show that the new scheme is feasible and could be an alternative method for high yield wafer level packaging.

  • PDF

Wafer Level Package Design Optimization Using FEM (공정시간 및 온도에 따른 웨이퍼레벨 패키지 접합 최적설계에 관한 연구)

  • Ko, Hyun-Jun;Lim, Seung-Yong;Kim, Hee-Tea;Kim, Jong-Hyeong;Kim, Ok-Rae
    • Journal of the Korean Society of Manufacturing Technology Engineers
    • /
    • v.23 no.3
    • /
    • pp.230-236
    • /
    • 2014
  • Wafer level package technology is added to the surface of wafer circuit packages to create a semiconductor technology that can minimize the size of the package. However, in conventional packaging, warpage and fracture are major concerns for semiconductor manufacturing. We optimized the wafer dam design using a finite element method according to the dam height and heat distribution thermal properties. The dam design influences the uniform deposition of the image sensor and prevents the filling material from overflowing. In this study, finite element analysis was employed to determine the key factors that may affect the reliability performance of the dam package. Three-dimensional finite element models were constructed using the simulation software ANSYS to perform the dam thermo-mechanical simulation and analysis.

The Study of Building a Learning Organization and Cross-evaluation between Companies applied DLOQ (Focusing on Samsung Electronics F team practices) (학습조직 구축과 DLOQ적용 기업간 상호비교 연구 (S전자(電子) F팀 중심(中心)으로))

  • Lee, Kyung-Hwan;Kim, Chang-Eun
    • Journal of the Korea Safety Management & Science
    • /
    • v.12 no.1
    • /
    • pp.83-96
    • /
    • 2010
  • Learning Organization is a learning based community to make the most important value in the era of Knowledge Economy, Creation. That's why people share, facilitate personal, individual's knowledge & experience systems each other and make good thoughts & ideas in the organization. This study measures the building practices having conducted the F team in Samsung electronics using DLOQ that indicates the activate degree of Learning Organization and the quantitative degrees of Learning Organization through comparing the cross-evaluation between the already measured companies in addition to analyzing the F team's success factors. Learning Organization requires sustainable and continuous activity, not completes by changing many factors with human resources. The study will have the achievement if we measure the successful activity through global companies built a Learning Organization and facilitate the improvement activity sustainably.

The Study of Building a Learning Organization and Cross-evaluation between Companies applied DLOQ (Focusing on Samsung Electronics F team practices) (학습조직 구축과 DLOQ적용 기업간 상호비교 연구 (S전자(電子) F팀 중심(中心)으로))

  • Lee, Kyung-Hwan;Kim, Han-Gun;Son, Cheol-Min;Kim, Chang-Eun
    • Proceedings of the Korean Society for Quality Management Conference
    • /
    • 2010.04a
    • /
    • pp.218-225
    • /
    • 2010
  • Learning Organization is a learning based community to make the most important value in the era of Knowledge Economy, Creation. That's why people share, facilitate personal, individual's knowledge & experience systems each other and make good thoughts & ideas in the organization. This study measures the building practices having conducted the F team in Samsung electronics using DLOQ that indicates the activate degree of Learning Organization and the quantitative degrees of Learning Organization through comparing the cross-evaluation between the already measured companies in addition to analyzing the F team's success factors. Learning Organization requires sustainable and continuous activity, nor completes by changing many factors with human resources. The study will have the achievement if we measure the successful activity through global companies built a Learning Organization and facilitate the improvement activity sustainably.

  • PDF

A Reliability and warpage of wafer level bonding for CIS device using polymer (폴리머를 이용한 CIS(CMOS Image Sensor) 디바이스용 웨이퍼 레벨 접합의 warpage와 신뢰성)

  • Park, Jae-Hyun;Koo, Young-Mo;Kim, Eun-Kyung;Kim, Gu-Sung
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.16 no.1
    • /
    • pp.27-31
    • /
    • 2009
  • In this paper, the polymer adhesive bonding technology using wafer-level technology was investigated and warpage results were analyzed. Si and glass wafer was bonded after adhesive polymer layer and dam pattern for uniform state was patterned on glass wafer. In this study, warpage result decreased as the low of bonding temperature of Si wafer, bonding pressure and height of adhesive bonding layer. The availability of adhesive polymer bonding was confirmed by TC, HTC, Humidity soak test after dicing. The result is that defect has not found without reference to warpage.

  • PDF

Effect of Si Wafer Ultra-thinning on the Silicon Surface for 3D Integration (삼차원 집적화를 위한 초박막 실리콘 웨이퍼 연삭 공정이 웨이퍼 표면에 미치는 영향)

  • Choi, Mi-Kyeung;Kim, Eun-Kyung
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.15 no.2
    • /
    • pp.63-67
    • /
    • 2008
  • 3D integration technology has been a major focus of the next generation of IC industries. In this study Si wafer ultra-thinning has been investigated especially for the effect of ultra-thinning on the silicon surface. Wafers were grinded down to $30{\mu}m\;or\;50{\mu}m$ thickness and then grinded only samples were compared with surface treated samples in terms of surface roughness, surface damages, and hardness. Dry polishing or wet etching treatment has been applied as a surface treatment. Surface treated samples definitely showed much less surface damages and better roughness. However, ultra-thinned Si samples have the almost same hardness as a bulk Si wafer.

  • PDF

The Effects of UBM and SnAgCu Solder on Drop Impact Reliability of Wafer Level Package

  • Kim, Hyun-Ho;Kim, Do-Hyung;Kim, Jong-Bin;Kim, Hee-Jin;Ahn, Jae-Ung;Kang, In-Soo;Lee, Jun-Kyu;Ahn, Hyo-Sok;Kim, Sung-Dong
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.17 no.3
    • /
    • pp.65-69
    • /
    • 2010
  • In this study, we investigated the effects of UBM(Under Bump Metallization) and solder composition on the drop impact reliability of wafer level packaging. Fan-in type WLP chips were prepared with different solder ball composition (Sn3.0Ag0.5Cu, and Sn1.0Ag0.5Cu) and UBM (Cu 10 ${\mu}m$, Cu 5 ${\mu}m$\Ni 3 ${\mu}m$). Drop test was performed up to 200 cycles with 1500G acceleration according to JESD22-B111. Cu\Ni UBM showed better drop performance than Cu UBM, which could be attributed to suppression of IMC formation by Ni diffusion barrier. SAC105 was slightly better than SAC305 in terms of MTTF. Drop failure occurred at board side for Cu UBM and chip side for Cu\Ni UBM, independent of solder composition. Corner and center chip position on the board were found to have the shortest drop lifetime due to stress waves generated from impact.

A Study of Warpage Analysis According to Influence Factors in FOWLP Structure (FOWLP 구조의 영향 인자에 따른 휨 현상 해석 연구)

  • Jung, Cheong-Ha;Seo, Won;Kim, Gu-Sung
    • Journal of the Semiconductor & Display Technology
    • /
    • v.17 no.4
    • /
    • pp.42-45
    • /
    • 2018
  • As The semiconductor decrease from 10 nanometer to 7 nanometer, It is suggested that "More than Moore" is needed to follow Moore's Law, which has been a guide for the semiconductor industry. Fan-Out Wafer Level Package(FOWLP) is considered as the key to "More than Moore" to lead the next generation in semiconductors, and the reasons are as follows. the fan-out WLP does not require a substrate, unlike conventional wire bonding and flip-chip bonding packages. As a result, the thickness of the package reduces, and the interconnection becomes shorter. It is easy to increase the number of I / Os and apply it to the multi-layered 3D package. However, FOWLP has many issues that need to be resolved in order for mass production to become feasible. One of the most critical problem is the warpage problem in a process. Due to the nature of the FOWLP structure, the RDL is wired to multiple layers. The warpage problem arises when a new RDL layer is created. It occurs because the solder ball reflow process is exposed to high temperatures for long periods of time, which may cause cracks inside the package. For this reason, we have studied warpage in the FOWLP structure using commercial simulation software through the implementation of the reflow process. Simulation was performed to reproduce the experiment of products of molding compound company. Young's modulus and poisson's ratio were found to be influenced by the order of influence of the factors affecting the distortion. We confirmed that the lower young's modulus and poisson's ratio, the lower warpage.

Fabrication of the Wafer Level Packaged LED Integrated Temperature Sensor and Configuration of The Compensation System for The LED's Optical Properties (온도센서가 집적된 WLP LED의 제작과 이를 통한 광 특성 보상 시스템의 구현)

  • Kang, In-Ku;Kim, Jin-Kwan;Lee, Hee-Chul
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.49 no.7
    • /
    • pp.1-9
    • /
    • 2012
  • In this paper, resistance temperature detector (RTD) integrated into the LED package is proposed in order to solve the temperature dependence of LED's optical properties. To measure the package temperature in real time, the RTD type temperature sensor having excellent accuracy and linearity between temperature change and resistance change was adopted. A stable metallic film is required for long term reliability and stability of the RTD type temperature sensor. Therefore, deposition and annealing condition for the film were determined. Based on the determined condition, the RTD type temperature sensor with the sensitivity of about $1.560{\Omega}/^{\circ}C$ was fabricated inside the LED package. In order to configurate the LED package system keeping the constant brightness regardless of the temperature, additional conversion circuit and control circuit boards were fabricated and added to the fabricated LED package. The proposed system was designed to compensate the light intensity caused by temperature change using the variable duty rate of driving current. As a result, the duty rate of PWM signal which is the output signal of the configurated system was changed with the temperature change, and the duty rate was similarly varied with the target duty rate. Consequently, it was focused the fabricated RTD can be used for compensating the optical properties of LED and the LED package which exhibits constant brightness regardless of the temperature change.