• Title/Summary/Keyword: Test Cost

검색결과 3,977건 처리시간 0.045초

Novel Hierarchical Test Architecture for SOC Test Methodology Using IEEE Test Standards

  • Han, Dong-Kwan;Lee, Yong;Kang, Sung-Ho
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제12권3호
    • /
    • pp.293-296
    • /
    • 2012
  • SOC test methodology in ultra deep submicron (UDSM) technology with reasonable test time and cost has begun to satisfy high quality and reliability of the product. A novel hierarchical test architecture using IEEE standard 1149.1, 1149.7 and 1500 compliant facilities is proposed for the purpose of supporting flexible test environment to ensure SOC test methodology. Each embedded core in a system-on- a-chip (SOC) is controlled by test access ports (TAP) and TAP controller of IEEE standard 1149.1 as well as tested using IEEE standard 1500. An SOC device including TAPed cores is hierarchically organized by IEEE standard 1149.7 in wafer and chip level. As a result, it is possible to select/deselect all cores embedded in an SOC flexibly and reduce test cost dramatically using star scan topology.

Test Time감축을 위한 자동 검사 설비 제어방법에 관한 연구 (Researching the Control Methodology for Automatic Test Equipment Apparatus for Test Time Reduction)

  • 변도훈;최승철;윤병희
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2010년도 하계학술대회 논문집
    • /
    • pp.360-360
    • /
    • 2010
  • 반도체 산업은 지속적인 design rule 감소로 인해 직접도 및 Pin Count가 점점 증가함에 따라 보증해야할 회로의 수와 기능이 더불어 증가하고 있으며, 그 중 Test Cost 감소 방법 확보가 시급하게 되었다. 이에 따라 Test Cost 감소와 직결된 Test Time 감소 방법이 다양하게 제시되고 연구되고 있다. 본 논문은 Test Time의 한 부분인 반도체 검사 장비 (Automatic Test Equipment)의 효율적인 제어 방법을 제공함으로써, 관련 분야의 이해를 돕고자 한다.

  • PDF

Revisiting the Effect of Financial Elements on Stock Performance Using Corporate Social Responsibility Cost Growth

  • JOUHA, Faraj;ALBAKAY, Khalleefah;GHOZALI, Imam;HARTO, Puji
    • The Journal of Asian Finance, Economics and Business
    • /
    • 제8권1호
    • /
    • pp.767-780
    • /
    • 2021
  • The purpose of this research is to analyze the effect of financial elements (asset growth, liability growth, equity growth, revenue growth, and profit growth) on stock price performance and to analyze the growth of Corporate Social Responsibility (CSR) costs as a moderating effect. The technique analysis used is regression analysis. Samples in this analysis are manufacturing firms listed on the Indonesian Stock Exchange (IDX) for the period 2014-2018. The use of regression models for hypothesis testing must fulfill several applicable assumptions such as Normality Test, Heteroscedasticity Test, Multicollinearity Test, Autocorrelation Test, Model Fit Test, Determination Coefficient Test, and Hypothesis Test. Data analysis used two research models, namely model 1 and model 2. Model 1 is without the moderating variable, and model 2 is with the moderating variable, that is, CSR cost growth. Based on the result of the regression analysis, it can be inferred that the asset, revenue, and profit growth have a positive impact on stock price results. Liabilities and equity growth do not affect stock price performance. Operating expense growth has a significant effect on price performance. CSR cost growth can moderate the effect of growth in financial statement elements on stock price performance but is not significant.

경제적인 무고장 신뢰성 인증시험 설계 (Economic Design of Zero-Failure Reliability Qualification Test)

  • 권영일
    • 품질경영학회지
    • /
    • 제39권1호
    • /
    • pp.71-77
    • /
    • 2011
  • In the fields of reliability application, the most commonly used test methods for reliability qualification are zero failure tests since they require fewer test samples and less test time compared to other test methods that guarantee the same reliability with a given confidence level. An economic zero failure test plan is developed that minimizes the total cost related to perform a life test to guarantee a specified reliability of a product with a given confidence level and a numerical example is provided to illustrate the use of the proposed test method.

배관망에서의 파이프 직경 최적설계에 대한 실용적 해법 (A Practical Approach for Optimal Design of Pipe Diameters in Pipe Network)

  • 최창용;고상철
    • 설비공학논문집
    • /
    • 제18권8호
    • /
    • pp.635-640
    • /
    • 2006
  • An optimizer has been applied for the optimal design of pipe diameters in the pipe flow network problems. Pipe network flow analysis, which is developed separately, is performed within the interface for the optimization algorithm. A pipe network is chosen for the test, and optimizer GenOpt is applied with Holder-Mead-O'Niell's simplex algorithm after solving the network flow problem by the Newton-Raphson method. As a result, optimally do-signed pipe diameters are successfully obtained which minimize the total design cost. Design cost of pipe flow network can be considered as the sum of pipe installation cost and pump operation cost. In this study, a practical and efficient solution method for the pipe network optimization is presented. Test system is solved for the demonstration of the present optimization technique.

저속충돌시험을 통한 차량용 가스튜브범퍼의 복원수리비 절감효과에 대한 연구 (A Study on the Repairing Cost Down Effects of the Car Bumper Systems with Gas tube in a Low Speed Crash Test)

  • 박인송;조휘창
    • 한국자동차공학회논문집
    • /
    • 제11권2호
    • /
    • pp.182-189
    • /
    • 2003
  • We have found that the damage of the front part for a vehicle and that of the rear part for a vehicle are the majority of frequency experienced by the traffic accidents. In conventional bumper system was designed by safety standard regulation at low speed crash. For example there are 2.5 mile and 5 mile bumper. The conventional bumper system was the crash from max 5.5 mile to 3 mile low speed occurs most frequently and results in the highest rate of repairing cost in statistically. On this study, in order to check the damageability and repairability of gas tube bumper system RCAR 15 km/h 40 % offset frontal crash test was adopted in low speed and we have a gas tube bumper parts test and vehicle test with gas tube bumper, we can find gas tube bumper system definitely can improve the damageability and repairability of the vehicles and contribute to down the repairing cost.

트랜스로그 비용함수를 이용한 참치연승어업 규모의 경제성 분석 (An Analysis on Economies of Scale for Tuna Distant Longline Fishery Using a Translog Cost Function)

  • 조훈석;남종오
    • 수산경영론집
    • /
    • 제51권3호
    • /
    • pp.17-31
    • /
    • 2020
  • The purpose of this study is to identify economic situation on scale of tuna distant longline fishery by analyzing its economies of scale using the cost function. To analyze its economics of scale, the deep-sea fishing statistics were used from 2012 to 2016. In detail, the number of panels for estimating the cost function was 68 tuna distant longline vessels from 2012 to 2016, and the total number of observations over the five years were 340. As a final model, the two-way fixed effect model based on the translog cost function was adopted through the F test, the Breusch-Pagan test and the Hausman test. As a result of the analysis, it was found that tuna distant longline fishery between 2012 and 2014 was diseconomies of scale, the fishery between 2015 and 2016 was economies of scale. However, the economic indicators of the scale from 2012 to 2016 were almost close to zero, indicating that the constant returns to scale, the optimal scale, were reached. Therefore, in the situation where the amount of fishery resources in the world continues to decrease, it is necessary to prepare a method to obtain economic benefits through scale maintenance and reduction rather than indiscriminate scale expansion.

운전비 절감을 위한 빙축열시스템 냉동기 운전기법 평가 (An Evaluation of Chiller Control Strategy in Ice Storage System for Cost-Saving Operation)

  • 이경호;최병윤;이상렬
    • 설비공학논문집
    • /
    • 제20권2호
    • /
    • pp.97-105
    • /
    • 2008
  • This paper presents simulated and experimental test results of optimal control algorithm for an encapsulated ice thermal storage system with full capacity chiller operation. The algorithm finds an optimal combination of a chiller and/or a storage tank operation for the minimum total operation cost through a cycle of charging and discharging. Dynamic programming is used to find the optimal control schedule. The conventional control strategy of chiller-priority is the baseline case for comparing with the optimal control strategy through simulation and experimental test. Simulation shows that operating cost for the optimal control with chiller on-off operation is not so different from that with chiller part load capacity control. As a result from the experimental test, the optimal control operation according to the simulated operation schedule showed about 14 % of cost saving compared with the chiller-priority control.

저비용 SoC 테스트를 위한 IEEE 1500 래퍼 및 테스트 제어 (IEEE 1500 Wrapper and Test Control for Low-Cost SoC Test)

  • 이현빈;김진규;정태진;박성주
    • 대한전자공학회논문지SD
    • /
    • 제44권11호
    • /
    • pp.65-73
    • /
    • 2007
  • 본 논문에서는 저비용 SoC 테스트를 위한 테스트 설계 기술에 대해서 다룬다. IEEE 1500 랩드 코어를 SoC TAP (Test Access Port) 을 통하여 스캔 테스트를 수행하는 방법을 제시하고, 지연고장 테스트를 위한 테스트 클럭 생성회로를 설계한다. TAP의 신호만을 이용하여 SoC 테스트를 수행함으로써 테스트 핀 수를 줄일 수 있고, SoC 내부의 회로를 사용하여 지연고장 테스트를 수행함으로써 저가의 테스트 장비를 사용할 수 있다. 실험을 통하여 제시한 방식의 효율성을 평가하고, 서로 다른 주파수의 클럭을 사용하는 여러 코어의 지연고장 테스트를 동시에 수행 할 수 있음을 확인한다.

Fully Programmable Memory BIST for Commodity DRAMs

  • Kim, Ilwoong;Jeong, Woosik;Kang, Dongho;Kang, Sungho
    • ETRI Journal
    • /
    • 제37권4호
    • /
    • pp.787-792
    • /
    • 2015
  • To accomplish a high-speed test on low-speed automatic test equipment (ATE), a new instruction-based fully programmable memory built-in self-test (BIST) is proposed. The proposed memory BIST generates a highspeed internal clock signal by multiplying an external low-speed clock signal from an ATE by a clock multiplier embedded in a DRAM. For maximum programmability and small area overhead, the proposed memory BIST stores the unique sets of instructions and corresponding test sequences that are implicit within the test algorithms that it receives from an external ATE. The proposed memory BIST is managed by an external ATE on-the-fly to perform complicated and hard-to-implement functions, such as loop operations and refresh-interrupts. Therefore, the proposed memory BIST has a simple hardware structure compared to conventional memory BIST schemes. The proposed memory BIST is a practical test solution for reducing the overall test cost for the mass production of commodity DDRx SDRAMs.