• Title/Summary/Keyword: Switched-Capacitor Converter

Search Result 115, Processing Time 0.023 seconds

Small signal Model Analysis of multi-output switched-capacitor boost converter with buck differential power processor circuit (벅 차동전력조절 회로가 적용 된 다출력 스위치드-커패시터 부스트 컨버터의 소신호 모델 분석)

  • Lee, Chun-Gu;Park, Jung-Hyun;Park, Joung-Hu
    • Proceedings of the KIPE Conference
    • /
    • 2017.07a
    • /
    • pp.172-173
    • /
    • 2017
  • 본 논문은 벅 차동전력조절 회로가 적용 된 다출력 스위치드-커패시터 부스트 컨버터의 소신호 모델 분석에 대한 논문이다. 제안하는 회로는 각 태양광 모듈의 최대전력점을 추정하기 위해서 제어된다. 제안하는 회로는 상태 공간 평균화 기법과 시그널 플로우 그래프를 통해서 해석하였으며 PSIM과 MATLAB을 통해서 증명하였다.

  • PDF

Soft-switching Current Source Inverter for Interconnection of Solar Cell with Power System (태양전지의 개통연계를 위한 소프트스위칭 전류원 인버터)

  • Choy, Young-Do;Park, Sang-Ho;Kim, Hee-Joong;Han, Byung-Moon
    • Proceedings of the KIEE Conference
    • /
    • 2000.11b
    • /
    • pp.345-347
    • /
    • 2000
  • This paper proses a soft-switching current-source inverter with a switched-capacitor module. The system operation was analyzed by a theoretical approach with equivalent circuits and verified by a computer simulation and experiment. The proposed system could be effectively applied for the power converter of photovoltaic power generation interconnected with the power system.

  • PDF

Energy-efficient C-dump Converter for SRM Drives with Power Factor correction (역률개선과 고효율을 위한 스위치드 릴럭터스 전동기의 구동 시스템)

  • Yoon Yong-Ho;Lee Tae-Won;Song Sang-Hoon;Kim Yuen-Chung;Won Chung-Yuen
    • Proceedings of the KIPE Conference
    • /
    • 2004.07a
    • /
    • pp.214-218
    • /
    • 2004
  • Switched Reluctance Motor (SRM) offers the advantages of simple and robust motor construction, high speeds and high efficiencies over a wide operating range of torque and speed, excellent controllability. However, SRM has the disadvantages of high current harmonics, and low power factor because of a capacitor filter is inserted in the power converter and inductance of SRM is high, it has pulse waveform of current. This paper deals with an energy efficient converter fed SRM system with the reduced harmonics and improved power factor and with higher efficiency. The validity of the proposed scheme is verified via experiment. We are implemented the proposed control system using 80C196KC micro-controller.

  • PDF

Two-stage & Single-stage Power Factor Correction circuits for Single-phase Power source (단상전원에 적합한 단일단 및 2단 역률개선회로)

  • Kim Chert-Jin;Yoo Byeong-Kyu;Kim Choong-Sik;Kim Young-Tae
    • Proceedings of the KIEE Conference
    • /
    • summer
    • /
    • pp.1214-1216
    • /
    • 2004
  • Conventional Switched Mode Power Supplies(SMPS) with diode-capacitor rectifier have distorted input current waveform with high harmonic contents. Typically, these SMPS have a power factor lower than 0,65. To improve with this problem the power factor correction(PFC) circuit of power supplies has to be introduced. PFC circuit have tendency to be applied in new power supply designs. The input active power factor correction circuits can be implemented using either the two-stage or the single-stage approach. In this paper, the comparative analysis of power factor correction circuit using feedforward control with average current mode single-stage flyback method converter and two-stage converter which is combination of boost and flyback converter. The two prototypes of 50W were designed and tested a laboratory experimental. Also, the comparative analysis is confirmed by simulation and experimental results.

  • PDF

Design of a 99dB DR single-bit 4th-order High Performance Delta-Sigma Modulator (99dB의 DR를 갖는 단일-비트 4차 고성능 델타-시그마 모듈레이터 설계)

  • Choi, Young-Kil;Roh, Hyung-Dong;Byun, San-Ho;Nam, Hyun-Seok;Roh, Jeong-Jin
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.44 no.2
    • /
    • pp.25-33
    • /
    • 2007
  • In this paper, a fourth-order single-bit delta-sigma modulator is presented and implemented. The loop-filter is composed of both feedback and feedforward paths. Measurement results show that maximum 99dB dynamic range is achievable at a clock rate of 3.2MHz for 20kHz baseband. The proposed modulator has been fabricated in a $0.18{\mu}m$ standard CMOS process.

Recent Developments in High Resolution Delta-Sigma Converters

  • Kim, Jaedo;Roh, Jeongjin
    • Journal of Semiconductor Engineering
    • /
    • v.2 no.1
    • /
    • pp.109-118
    • /
    • 2021
  • This review paper describes the overall operating principle of a discrete-time delta-sigma modulator (DTDSM) and a continuous-time delta-sigma modulator (CTDSM) using a switched-capacitor (SC). In addition, research that has solved the problems related to each delta-sigma modulator (DSM) is introduced, and the latest developments are explained. This paper describes the chopper-stabilization technique that mitigates flicker noise, which is crucial for the DSM. In the case of DTDSM, this paper addresses the problems that arise when using SC circuits and explains the importance of the operational transconductance amplifier performance of the first integrator of the DSM. In the case of CTDSM, research that has reduced power consumption, and addresses the problems of clock jitter and excess loop delay is described. The recent developments of the analog front end, which have become important due to the increasing use of wireless sensors, is also described. In addition, this paper presents the advantages and disadvantages of the three-opamp instrumentation amplifier (IA), current feedback IA (CFIA), resistive feedback IA, and capacitively coupled IA (CCIA) methods for implementing instrumentation amplifiers in AFEs.

Direct Instantaneous Torque Control of SRM using 4-level Converter (4-레벨 콘버터를 이용한 SRM의 순시 토오크 제어 기법)

  • Lee, Dong-Hee;Lee, Sang-Hun;Ahn, Jin-Woo
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.12 no.3
    • /
    • pp.205-212
    • /
    • 2007
  • This paper presents a direct instantaneous torque control (DITC) of Switched Reluctance Motor (SRM) with a novel 4-level converter to develop a uniform torque and to improve a dynamic performance. The DITC method can reduce a high torque ripple of SRM. Drive efficiency and dynamic performance with conventional drive are low due to a slow excitation current build-up. Since the 4-level converter can obtain an addition boosted voltage to have a fast excitation and demagnetization, it can Improve dynamic performance and efficiency easily. To apply the DITC technique to a 4-level converter, a novel control scheme is presented according to the operating modes. Additionally, selection of capacitances of boosted capacitor and efficiency improvement of 4-level converter are analyzed. At last, the validity of proposed method is verified by some computer simulations md comparative experiments.

A 1V 10b 30MS/s CMOS ADC Using a Switched-RC Technique (스위치-RC 기법을 이용한 1V 10비트 30MS/s CMOS ADC)

  • Ahn, Gil-Cho
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.46 no.8
    • /
    • pp.61-70
    • /
    • 2009
  • A 10b 30MS/s pipelined ADC operating under 1V power supply is presented. It utilizes a switched-RC based input sampling circuit and a resistive loop to reset the feedback capacitor in the multiplying digital-to-analog converter (MDAC) for the low-voltage operation. Cascaded switched-RC branches are used to achieve accurate grain of the MDAC for the first stage and separate switched-RC circuits are used in the sub-ADC to suppress the switching noise coupling to the MDAC input The measured differential and integral non-linearities of the prototype ADC fabricated in a 0.13${\mu}m$, CMOS process are less than 0.54LSB and 1.75LSB, respectively. The prototype ADC achieves 54.1dB SNDR and 70.4dB SFDR with 1V supply and 30MHz sampling frequency while consuming 17mW power.

Soft-Switched PWM DC-DC High-Power Converter with Quasi Resonant-Poles and Parasitic Reactive Resonant Components of High-Voltage Transformer (부분 공진형 소프트 스위칭 PWM DC-DC 고전압 컨버터)

  • 김용주;신대철
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.4 no.4
    • /
    • pp.384-394
    • /
    • 1999
  • This paper deals with a fixed frequency full-bridge inverter type DC-DC high-power converter with high frequency high voltage(HFHV) transformer-coupled stage, which operates under quasi-resonant ZVS transition priciple in spite of a wide PWM-based voltage regulation processing and largely-changed load conditions. This multi-resonant(MR) converter topology is composed of a series capacitor-connected parallel resonant tank which makes the most of parasitic circuit reactive components of HFHV transformer and two additional quasi-resonant pole circuits incorporated into the bridge legs. The soft-switching operation and practical efficacy of this new converter circuit using the latest IGBTs are actually ascertained through 50kV trially-produced converter system operating using 20kHz/30kHz high voltage(HV) transformers which is applied for driving the diagnostic HV X-ray tube load in medical equipments. It is proved from a practical point of view that the switching losses of IGBTs and their electrical dynamic stresses relating to EMI noise can be considerably reduced under a high frequency(HF) switching-based phase-shift PWM control process for a load setting requirements.

  • PDF

A study of SMOS line driver with large output swing (넓은 출력 범위를 갖는 CMOS line driver에 관한 연구)

  • 임태수;최태섭;사공석진
    • Journal of the Korean Institute of Telematics and Electronics S
    • /
    • v.34S no.5
    • /
    • pp.94-103
    • /
    • 1997
  • It is necesary that analog buffer circuit should drive an external load in the VLSI design such as switched capacitor efilter (SCF), D/A converter, A/d converter, telecommunicatin circuit, etc. The conventional CMOS buffer circuit have many probvlems according as CMOS technique. Firstly, Capacity of large load ar enot able to opeate well. The problem can be solve to use class AB stages. But large load are operated a difficult, because an element of existing CMOS has a quadratic functional relation with inptu and outut voltage versus output current. Secondly, whole circuit of dynamic rang edecrease, because a range of inpt and output voltages go down according as increasing of intergration rate drop supply voltage. In this paper suggests that new differential CMOS line driver make out of operating an external of large load. In telecommunication's chip case transmission line could be a load. It is necessary that a load operate line driver. The proposal circuit is planned to hav ea high generation power rnage of voltage with preservin linearity. And circuit of capability is inspected through simulation program (HSPICE).

  • PDF