• Title/Summary/Keyword: Sample-and-Hold Amplifier

Search Result 30, Processing Time 0.028 seconds

A power-reduction technique and its application for a low-voltage CMOS operational amplifier (저전압용 CMOS 연산 증폭기를 위한 전력 최소화 기법 및 그 응용)

  • 장동영;이용미;이승훈
    • Journal of the Korean Institute of Telematics and Electronics C
    • /
    • v.34C no.6
    • /
    • pp.37-43
    • /
    • 1997
  • In this paper, an analog-domain powr-reduction technique for a low-voltage CMOS operational amplifier and its application to clock-based VLSI systems are proposed. The proposed technique cuts off the bias current of the op amp during a half cycle of the clock in the sleeping mode and resumes the curent supply sequentially during the remaining cycle of the clock in the normal operating mode. The proposed sequential sbiasing technique reduces about 50% of the op amp power and improves the circuit performance through high phase margin and stable settling behavior of the output voltage. The power-reduction technique is applied to a sample-and-hold amplifier which is one of the critical circuit blocks used in the front-end stage of analog and/or digital integrated systems. The SHA was simulated and analyzed in a 0.8.mu.m n-well double-poly double-metal CMOS technology.

  • PDF

An 8b 200 MHz 0.18 um CMOS ADC with 500 MHz Input Bandwidth (500 MHz의 입력 대역폭을 갖는 8b 200 MHz 0.18 um CMOS A/D 변환기)

  • 조영재;배우진;박희원;김세원;이승훈
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.40 no.5
    • /
    • pp.312-320
    • /
    • 2003
  • This work describes an 8b 200 MHz 0.18 urn CMOS analog-to-digital converter (ADC) based on a pipelined architecture for flat panel display applications. The proposed ABC employs an improved bootstrapping technique to obtain wider input bandwidth than the sampling tate of 200 MHz. The bootstrapuing technique improves the accuracy of the input sample-and-hold amplifier (SHA) and the fast fourier transform (FFT) analysis of the SHA outputs shows the 7.2 effective number of bits with an input sinusoidal wave frequency of 500 MHz and the sampling clock of 200 MHz at a 1.7 V supply voltage. Merged-capacitor switching (MCS) technique increases the sampling rate of the ADC by reducing the number of capacitors required in conventional ADC's by 50 % and minimizes chip area simultaneously. The simulated ADC in a 0.18 um n-well single-poly quad-metal CMOS technology shows an 8b resolution and a 73 mW power dissipation at a 200 MHz sampling clock and a 1.7 V supply voltage.

The Design of 10-bit 200MS/s CMOS Parallel Pipeline A/D Converter (10-비트 200MS/s CMOS 병렬 파이프라인 아날로그/디지털 변환기의 설계)

  • Chung, Kang-Min
    • The KIPS Transactions:PartA
    • /
    • v.11A no.2
    • /
    • pp.195-202
    • /
    • 2004
  • This paper introduces the design or parallel Pipeline high-speed analog-to-digital converter(ADC) for the high-resolution video applications which require very precise sampling. The overall architecture of the ADC consists of 4-channel parallel time-interleaved 10-bit pipeline ADC structure a]lowing 200MSample/s sampling speed which corresponds to 4-times improvement in sampling speed per channel. Key building blocks are composed of the front-end sample-and-hold amplifier(SHA), the dynamic comparator and the 2-stage full differential operational amplifier. The 1-bit DAC, comparator and gain-2 amplifier are used internally in each stage and they were integrated into single switched capacitor architecture allowing high speed operation as well as low power consumption. In this work, the gain of operational amplifier was enhanced significantly using negative resistance element. In the ADC, a delay line Is designed for each stage using D-flip flops to align the bit signals and minimize the timing error in the conversion. The converter has the power dissipation of 280㎽ at 3.3V power supply. Measured performance includes DNL and INL of +0.7/-0.6LSB, +0.9/-0.3LSB.

A 10-bit 100Msample/s Pipeline ADC with 70dBc SFDR (SFDR 70dBc의 성능을 제공하는 10비트 100MS/s 파이프라인 ADC 설계)

  • Yeo, Seon-Mi;Moon, Young-Joo;Park, Kyong-Tae;Roh, Hyoung-Hwan;Park, Jun-Seok;Oh, Ha-Ryoung;Seong, Yeong-Rak;Jung, Myeong-Sub
    • Proceedings of the KIEE Conference
    • /
    • 2008.07a
    • /
    • pp.1444-1445
    • /
    • 2008
  • 최근 Wireless Local Area Network(WLAN), Wide-band Code Division Multiple Access(WCDMA), CDMA2000, Bluetooth 등 다양한 모바일 통신 시스템에 대한 수요가 증가하고 있다. 이와 같은 모바일 통신 시스템에는 70dB이상의 SFDR(Spurious Free Dynamic Range)을 가진 ADC(Analog-to-Digital Converter)가 사용된다. 본 논문에서는 모바일 통신 시스템을 위한 SFDR 70dBc의 성능을 제공하는 10비트, 100Msps 파이프라인 ADC를 제안한다. 제안한 ADC는 요구되는 해상도 및 속도 사양을 만족시키기 위해 3단 파이프라인 구조를 채택하였으며, 입력단 SHA(Sample and Hold)회로에는 Nyquist 입력에서도 10비트 이상의 정확도로 신호를 샘플링하기 위해 부트스트래핑 기법 기반의 샘플링 스위치를 적용하였다. residue amplifier 회로에는 전력을 줄이기 위해 8배 residue amplifier 대신 3개의 2배 ressidue amplifier를 사용하였다. ADC의 높은 사양을 만족시키기 위해서는 높은 이득을 가지는 op-amp가 필수적이다. 제안한 ADC 는 0.18um CMOS 공정으로 설계되었으며, 100Msps의 동작 속도에서 70dBc 수준의 SFDR과 60dB 수준의 SNDR(Signal to Noise and Distortion Ratio)을 보여준다.

  • PDF

Development of One-channel Gamma ray spectroscope for Automatic Radiopharmaceutical Synthesis System (방사성 의약품 자동합성장치용 단채널 감마선 분광기 보드의 설계 및 제작)

  • Song, Kwanhoon;Kim, Kwangsoo
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.51 no.4
    • /
    • pp.193-200
    • /
    • 2014
  • In this paper, the prototype of one-channel gamma-ray spectroscope for automatic radiopharmaceutical systhesis system was designed and characterized. The prototype employed CZT (CdZnTe) spear detector for gamma-ray detection and employed analog-type signal processing method. A radioactive sample Co-60 was used for measuring performance of the gamma-ray spectroscope and energy spectrum is gained with bandwidth of 1173keV. The analog board is made up of SF (shaping filter) and PHA (peak and hold amplifier) for shaping CZT output signal appropriately and ADC (analog to digital converter) and FPGA (field programmable gate array) for drawing gamma-ray spectrum by counting the digitalized gamma-ray signal data.

Design and Fabrication of a Partial Discharge Analyzer (부분방전 분석장치의 설계 및 제작)

  • Song, Jae-Yong;Moon, Seung-Bo;Cha, Myung-Soo;Kil, Gyung-Suk
    • Proceedings of the KIEE Conference
    • /
    • 2006.07c
    • /
    • pp.1517-1518
    • /
    • 2006
  • This paper describes the design and fabrication of a partial discharge(PD) analyzer to evaluate insulation performance for low-voltage electrical and electronic devices. The analyzer consists of an adjustable AC power supply, a coupling network, an amplifier, a shielding encloser, a sample-hold (S/H) circuit and a data acquisition (DAQ) board. The analyzer holds the height of PD pulse for $10{\mu}s$ by the S/H circuit, and this makes possible to measure PD pulses having fast rise and short duration by a low speed analog-to-digital (A/D) converter. The data are transmitted to the personal computer through the DAQ board, and the designed analysis program calculate apparent charges, discharge inception and extinction voltages.

  • PDF

Development of a Ubiquitous Sensor for Monitoring Insulators and Arresters (애자/피뢰기 모니터링을 위한 유비쿼터스 센서 개발)

  • Kil, G.S.;Shin, G.C.;Park, J.K.;Sim, J.W.;Song, J.Y.
    • Proceedings of the KSR Conference
    • /
    • 2006.11b
    • /
    • pp.736-741
    • /
    • 2006
  • In this study, a ubiquitous sensor for condition monitoring of insulators and lightning arresters installed in power distribution lines and electric traction vehicles is presented. The sensor consists of two parts; a leakage current measurement and a lightning surge detection. Measured data are transmitted to a supervisory computer through ZigBee protocol based on IEEE 802.15.4. To detect leakage current, a window type Mn-ZCT is used and a low-noise amplifier with a gain of 60dB is designed, and this can measure leakage current in ranges of $100{\mu}A{\sim}5mA$. A sample-hold(S/H) and a Rogowski coil are injected to analyze the magnitude of surge current in ranges from 500A to 10kA with $8/20{\mu}s$-waveform.

  • PDF

Design of Current-Type Readout Integrated Circuit for 160 × 120 Pixel Array Applications

  • Jung, Eun-Sik;Bae, Young-Seok;Sung, Man-Young
    • Journal of Electrical Engineering and Technology
    • /
    • v.7 no.2
    • /
    • pp.221-224
    • /
    • 2012
  • We propose a Readout Integrated Circuit (ROIC), which applies a fixed current bias sensing method to the input stage in order to simplify the circuit structure and the infrared sensor characteristic control. For the sample-and-hold stage to display and control a signal detected by the infrared sensor using a two-dimensional (2D) focal plane array, a differential delta sampling (DDS) circuit is proposed, which effectively removes the FPN. In addition, the output characteristic is improved to have wider bandwidth and higher gain by applying a two-stage variable gain amplifier (VGA). The output characteristic of the proposed device was 23.91 mV/$^{\circ}C$, and the linearity error rate was less than 0.22%. After checking the performance of the ROIC using HSPICE simulation, the chip was manufactured and measured using the SMIC 0.35 um standard CMOS process to confirm that the simulation results from the actual design are in good agreement with the measurement results.

Modeling of Pipeline A/D converter with Verilog-A (Verilog-A를 이용한 파이프라인 A/D변환기의 모델링)

  • Park, Sang-Wook;Lee, Jae-Yong;Yoon, Kwang-Sub
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.32 no.10C
    • /
    • pp.1019-1024
    • /
    • 2007
  • In this paper, the 10bit 20MHz pipelined analog-to-digital converter that is able to apply to WLAN system was modeled for ADC design. Each blocks in converter such as sample and hold amplifier(SHA), comparator, multiplyng DAC(MDAC), and digital correction logic(DCL) was modeled. The pipelined ADC with these modeled blocks takes 1/50 less time than the one of simulation using HSPICE.

A Threshold-voltage Sensing Circuit using Single-ended SAR ADC for AMOLED Pixel (단일 입력 SAR ADC를 이용한 AMOLED 픽셀 문턱 전압 감지 회로)

  • Son, Jisu;Jang, Young-Chan
    • Journal of IKEEE
    • /
    • v.24 no.3
    • /
    • pp.719-726
    • /
    • 2020
  • A threshold-voltage sensing circuit is proposed to compensate for pixel aging in active matrix organic light-emitting diodes. The proposed threshold-voltage sensing circuit consists of sample-hold (S/H) circuits and a single-ended successive approximation register (SAR) analog-to-digital converter (ADC) with a resolution of 10 bits. To remove a scale down converter of each S/H circuit and a voltage gain amplifier with a signl-to-differentail converter, the middle reference voltage calibration and input range calibration for the single-ended SAR ADC are performed in the capacitor digital-to-analog converter and reference driver. The proposed threshold-voltage sensing circuit is designed by using a 180-nm CMOS process with a supply voltage of 1.8 V. The ENOB and power consimption of the single-ended SAR ADC are 9.425 bit and 2.83 mW, respectively.