• 제목/요약/키워드: RF Interconnect

검색결과 20건 처리시간 0.025초

High Integration Packaging Technology for RF Application

  • Lee, Young-Min
    • 한국마이크로전자및패키징학회:학술대회논문집
    • /
    • 한국마이크로전자및패키징학회 1999년도 1st Korea-Japan Advanced Semiconductor Packaging Technology Seminar
    • /
    • pp.127-154
    • /
    • 1999
  • Interconnect - Wire bonding-> Flip chip interconnect ; At research step, Au stud bump bonding seems to be more proper .Package -Plastic package-> $Z_{0}$ controlled land grid package -Flip Chip will be used for RF ICs and CSP for digital ICs -RF MCM comprised of bare active devices and integrated passive components -Electrical design skills are much more required in RF packaging .Passive Component -discrete-> integrated -Both of size and numbers of passive components must be reduced

  • PDF

실리콘 공정에서 패턴으로 삭각된 접지(PGS)를 이용한 인터컨넥션의 전송선 특성분석 및 RF/초고주파 집적회로에의 응용 (Transmission Line Characteristics of Silicon Based Interconnections with Patterned Ground Shields and its Implication for RF/Microwave ICs)

  • 곽혁용;이상국;조윤석
    • 대한전자공학회논문지SD
    • /
    • 제37권6호
    • /
    • pp.50-56
    • /
    • 2000
  • 초고주파에서 집적회로용 연결선(interconnect)에 PGS(Patterned Grouned Shield)를 적용하는 실험을 하였다. PGS는 신호선으로부터 비절연 실리콘 기판을 차폐시킴으로써 광대역에 걸쳐 전송선의 실리콘기판을 통한 전력손실을 크게 줄일 수 있음을 측정결과를 통해 보였다. 또한 PGS를 이용한 전송선의 특성을 분석하고 PGS가 전송선의 파장을 줄여주는 효과가 있음을 확인하였다.

  • PDF

Multi-Gbit/s Digital I/O Interface Based on RF-Modulation and Capacitive Coupling

  • Shin, Hyunchol
    • Journal of electromagnetic engineering and science
    • /
    • 제4권2호
    • /
    • pp.56-62
    • /
    • 2004
  • We present a multi-Gbit/s digital I/O interface based on RF-modulation and capacitive-coupling over an impedance matched transmission line. The RF-interconnect(RFI) can greatly reduce the digital switching noise and eliminate the dc power dissipation over the channel. It also enables reduced signal amplitude(as low as 200 ㎷) with enhanced data rate and affordable circuit overhead. This paper addresses the system advantages and implementation issues of RFI. A prototype on-chip RFI transceiver is implemented in 0.18-${\mu}{\textrm}{m}$ CMOS. It demonstrates a maximum data rate of 2.2 Gbit/s via 10.5-㎓ RF-modulation. The RFI can be very instrumental for future high-speed inter- and intra-ULSI data links.

Thermal Stability of Self-formed Barrier Stability Using Cu-V Thin Films

  • 한동석;문대용;김웅선;박종완
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2011년도 제40회 동계학술대회 초록집
    • /
    • pp.188-188
    • /
    • 2011
  • Recently, scaling down of ULSI (Ultra Large Scale Integration) circuit of CMOS (Complementary Meta Oxide Semiconductor) based electronic devices, the electronic devices, become much faster and smaller size that are promising property of semiconductor market. However, very narrow interconnect line width has some disadvantages. Deposition of conformal and thin barrier is not easy. And metallization process needs deposition of diffusion barrier and glue layer for EP/ELP deposition. Thus, there is not enough space for copper filling process. In order to get over these negative effects, simple process of copper metallization is important. In this study, Cu-V alloy layer was deposited using of DC/RF magnetron sputter deposition system. Cu-V alloy film was deposited on the plane SiO2/Si bi-layer substrate with smooth surface. Cu-V film's thickness was about 50 nm. Cu-V alloy film deposited at $150^{\circ}C$. XRD, AFM, Hall measurement system, and AES were used to analyze this work. For the barrier formation, annealing temperature was 300, 400, $500^{\circ}C$ (1 hour). Barrier thermal stability was tested by I-V(leakage current) and XRD analysis after 300, 500, $700^{\circ}C$ (12 hour) annealing. With this research, over $500^{\circ}C$ annealed barrier has large leakage current. However vanadium-based diffusion barrier annealed at $400^{\circ}C$ has good thermal stability. Therefore thermal stability of vanadium-based diffusion barrier is desirable for copper interconnection.

  • PDF

A "Thru-Short-Open" De-embedding Method for Accurate On-Wafer RF Measurements of Nano-Scale MOSFETs

  • Kim, Ju-Young;Choi, Min-Kwon;Lee, Seong-Hearn
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제12권1호
    • /
    • pp.53-58
    • /
    • 2012
  • A new on-wafer de-embedding method using thru, short and open patterns sequentially is proposed to eliminate the errors of conventional methods. This "thru-short-open" method is based on the removal of the coupling admittance between input and output interconnect dangling legs. The increase of the de-embedding effect of the lossy coupling capacitance on the cutoff frequency in MOSFETs is observed as the gate length is scaled down to 45 nm. This method will be very useful for accurate RF measurements of nano-scale MOSFETs.

Investigation of Vanadium-based Thin Interlayer for Cu Diffusion Barrier

  • 한동석;박종완;문대용;박재형;문연건;김웅선;신새영
    • 한국재료학회:학술대회논문집
    • /
    • 한국재료학회 2011년도 춘계학술발표대회
    • /
    • pp.41.2-41.2
    • /
    • 2011
  • Recently, scaling down of ULSI (Ultra Large Scale Integration) circuit of CMOS (Complementary Metal Oxide Semiconductor) based electronic devices become much faster speed and smaller size than ever before. However, very narrow interconnect line width causes some drawbacks. For example, deposition of conformal and thin barrier is not easy moreover metallization process needs deposition of diffusion barrier and glue layer. Therefore, there is not enough space for copper filling process. In order to overcome these negative effects, simple process of copper metallization is required. In this research, Cu-V thin alloy film was formed by using RF magnetron sputter deposition system. Cu-V alloy film was deposited on the plane $SiO_2$/Si bi-layer substrate with smooth and uniform surface. Cu-V film thickness was about 50 nm. Cu-V layer was deposited at RT, 100, 150, 200, and $250^{\circ}C$. XRD, AFM, Hall measurement system, and XPS were used to analyze Cu-V thin film. For the barrier formation, Cu-V film was annealed at 200, 300, 400, 500, and $600^{\circ}C$ (1 hour). As a result, V-based thin interlayer between Cu-V film and $SiO_2$ dielectric layer was formed by itself with annealing. Thin interlayer was confirmed by TEM (Transmission Electron Microscope) analysis. Barrier thermal stability was tested with I-V (for measuring leakage current) and XRD analysis after 300, 400, 500, 600, and $700^{\circ}C$ (12 hour) annealing. With this research, over $500^{\circ}C$ annealed barrier has large leakage current. However V-based diffusion barrier annealed at $400^{\circ}C$ has good thermal stability. Thus, thermal stability of vanadium-based thin interlayer as diffusion barrier is good for copper interconnection.

  • PDF

빌딩자동제어시스템용 CAN 필드버스 모듈개발 및 적용기술에 관한 연구 (Application Technology and Development of CAN Fieldbus Modules for Building Automation and Control System)

  • 홍원표;서영덕
    • 조명전기설비학회논문지
    • /
    • 제18권6호
    • /
    • pp.121-127
    • /
    • 2004
  • 필드버스인 CAN은 시스템 적용에 있어서 매우 간단하고 저렴하게 구성할 수 있어 자동차제어용 네트워크 적용을 위하여 개발되었다. 그러나 특성이 매우 우수하고 저렴한 제어모듈 개발이 가능하여 제조 및 프로세스제어 환경으로 적용범위가 확대되는 등 산업현장에 광범위하게 적용되고 있다. 따라서 본 연구에서는 CAN필드버스를 빌딩 자동제어 시스템에 적용을 위하여 CAN지능형 제어모듈을 개발하고 이 모듈을 통하여 자동문 제어 및 모니터링할 수 있는 실험시스템을 제작하고 그 유효성을 평가하였다 또한 Key 패드 및 RF로 자동문을 개폐할 수 있도록 슬레이브 모듈에 접속하여 제어할 수 있는 기법도 제시하였다.

그래핀을 이용한 전자소자 연구 (Study on future electronic device using graphene)

  • 이상경;김윤지;이병훈
    • 진공이야기
    • /
    • 제3권1호
    • /
    • pp.22-31
    • /
    • 2016
  • Although graphene has been considered as one of the promise materials for future logic devices due to extremely high mobility, its applications in electronics have been limited to a few cases such as a flexible interconnect, and RF devices. Furthermore, most of the studies on graphene devices reported unstable operations, claimed to be due to the poor quality of graphene. Nevertheless, recent studies showed that the electrical performance of graphene field effect transistor could be stabilized even with CVD graphene when well-established integration processes to control the interface of graphene were used. These results indicate that as in the case of silicon devices, a proper control of graphene interface is very important for the stable operation of graphene device as well as other 2D material based devices.

빌딩시스템용 CAN 필드버스 모듈개발 및 적용에 관한 연구 (Application Technology and Development of CAN Fieldbus Modules for Building Automation System)

  • 이훈재;윤충섭;홍원표;이정훈
    • 한국조명전기설비학회:학술대회논문집
    • /
    • 한국조명전기설비학회 2004년도 춘계학술대회 논문집
    • /
    • pp.397-403
    • /
    • 2004
  • The controller area network(CAN) was originally developed to support cheap and rather simple automative applications, However, because of the its performance and low cost, it is also being considered in automated manufacturing and process control environments to interconnect intelligent devices, such as modem sensors and actuators. This paper presents a new application technology of the developed CAN control modules for the automated doors in building automation system. Key pad and RF methods are used to open and close the automated door by the slave CAN module with CAN protocol. BAS application technology of CAN field bus modules is also presented firstly in our nation.

  • PDF

DC/RF Magnetron Sputtering deposition법에 의한 $TiSi_2$ 박막의 특성연구

  • 이세준;김두수;성규석;정웅;김득영;홍종성
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 1999년도 제17회 학술발표회 논문개요집
    • /
    • pp.163-163
    • /
    • 1999
  • MOSFET, MESFET 그리고 MODFET는 Logic ULSIs, high speed ICs, RF MMICs 등에서 중요한 역할을 하고 있으며, 그것의 gate electrode, contact, interconnect 등의 물질로는 refractory metal을 이용한 CoSi2, MoSi2, TaSi2, PtSi2, TiSi2 등의 효과를 얻어내고 있다. 그중 TiSi2는 비저항이 가장 낮고, 열적 안정도가 좋으며 SAG process가 가능하므로 simpler alignment process, higher transconductance, lower source resistance 등의 장점을 동시에 만족시키고 있다. 최근 소자차원이 scale down 됨에 따라 TiSi2의 silicidation 과정에서 C49 TiSi2 phase(high resistivity, thermally unstable phase, larger grain size, base centered orthorhombic structure)의 출현과 그것을 제거하기 위한 노력이 큰 issue로 떠오르고 있다. 여러 연구 결과에 따르면 PAI(Pre-amorphization zimplantation), HTS(High Temperature Sputtering) process, Mo(Molybedenum) implasntation 등이 C49를 bypass시키고 C54 TiSi2 phase(lowest resistivity, thermally stable phase, smaller grain size, face centered orthorhombic structure)로의 transformation temperature를 줄일 수 있는 가장 효과적인 방법으로 제안되고 있지만, 아직 그 문제가 완전히 해결되지 않은 상태이며 C54 nucleation에 대한 physical mechanism을 밝히진 못하고 있다. 본 연구에서는 증착 시 기판온도의 변화(400~75$0^{\circ}C$)에 따라 silicon 위에 DC/RF magnetron sputtering 방식으로 Ti/Si film을 각각 제작하였다. 제작된 시료는 N2 분위기에서 30~120초 동안 500~85$0^{\circ}C$의 온도변화에 따라 RTA법으로 각각 one step annealing 하였다. 또한 Al을 cosputtering함으로써 Al impurity의 존재에 따른 영향을 동시에 고려해 보았다. 제작된 시료의 분석을 위해 phase transformation을 XRD로, microstructure를 TEM으로, surface topography는 SEM으로, surface microroughness는 AFM으로 측정하였으며 sheet resistance는 4-point probe로 측정하였다. 분석된 결과를 보면, 고온에서 제작된 박막에서의 C54 phase transformation temperature가 감소하는 것이 관측되었으며, Al impuritydmlwhswork 낮은온도에서의 C54 TiSi2 형성을 돕는다는 것을 알 수 있었다. 본 연구에서는 결론적으로, 고온에서 증착된 박막으로부터 열적으로 안정된 phase의 낮은 resistivity를 갖는 C54 TiSi2 형성을 보다 낮은 온도에서 one-step RTA를 통해 얻을 수 있다는 결과와 Al impurity가 존재함으로써 얻어지는 thermal budget의 효과, 그리고 그로부터 기대할 수 있는 여러 장점들을 보고하고자 한다.

  • PDF