• Title/Summary/Keyword: Phase Locked Loop

Search Result 567, Processing Time 0.023 seconds

Sensorless Drive for Mono Inverter Dual Parallel Surface Mounted Permanent Magnet Synchronous Motor Drive System (단일 인버터를 이용한 표면 부착형 영구자석 동기 전동기 병렬 구동 시스템의 센서리스 구동 방법)

  • Lee, Yongjae;Ha, Jung-Ik
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.20 no.1
    • /
    • pp.38-44
    • /
    • 2015
  • This paper presents the sensorless drive method for mono inverter dual parallel (MIDP) surface mounted permanent magnet synchronous motor (SPMSM) drive system. MIDP motor drive system is a technique that can reduce the cost of the multi motor driving system. To maximize this merit of the MIDP motor drive system, the sensorless technique is essential to eliminate the position sensors. This paper adopts an appropriate sensorless method for MIDP SPMSM drive system, which uses the reduced order observer and phase locked loop (PLL) to reduce the calculation burden. The I-F control method is implemented for start-up and low speed operation. The validity and performance of the proposed algorithm are shown via experiments with 600-W SPMSMs.

Data Transmission lSystem by Pattern Synchronization (패턴동기에 의한 디지탈데이타 통신방식)

  • 안수길
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.9 no.1
    • /
    • pp.25-30
    • /
    • 1972
  • Data Communication by sending pulse train and verifying the lock-in of a phase locked loop in receiving end is studied. The noise rejection property inherent to PLL is analysed. By using about six pulses in a train, data transimission rate of 20k bit/sec. in a telephone cable is achieved, thus permitting high speed data communication and an exellent immunity against noise.

  • PDF

Architecture and Noise Analysis of Frequency Discriminators (주파수 판별기 구조 및 잡음 성능 분석)

  • Park, Sungkyung
    • Journal of IKEEE
    • /
    • v.17 no.3
    • /
    • pp.248-253
    • /
    • 2013
  • Frequency detector is a circuit that converts the frequency to a digital representation and finds its application in various fields such as modulator and synchronization circuitry. In this paper, a couple of first-order and second-order frequency discriminator structures are modeled and analyzed with their quantization noise sources. Also a delta-sigma frequency detector architecture is proposed. Through theoretical analysis and derived equations, the output noise is obtained, which is validated by simulation. The proposed all-digital frequency discriminator may be applied in the feedback path of the all-digital phase-locked loop.

A process and temperature compensated 400 MHz Frequency Synthesizer (공정과 온도 보상된 400 MHz 주파수합성기)

  • 이성권;이순섭;김수원
    • Proceedings of the IEEK Conference
    • /
    • 2001.06b
    • /
    • pp.193-196
    • /
    • 2001
  • One of the major reasons for not integrating a VCO on one-chip in a PLL (phase locked loop) system is the large chip-to-chip variation of the VCO (voltage controlled oscillator) center frequency. In this thesis, a simple bias technique is proposed to compensate the process fluctuation. The proposed bias technique is applied to the VCO and it reduces the deviation of the VCO center frequency from 35% to 8 %. With the suggested bias technique, a 400 MHz frequency synthesizer is designed for general purpose. It utilizes a programmable divider for various division ratio. The design methodology provides the possibility of the one-chip solution for a PLL system.

  • PDF

A Wide Range PLL for 64X CD-ROMs & l0X DVD-ROMs (64배속 CD-ROM 및 10배속 DVD-ROM용 광대역 위상 고정 루프)

  • 진우강;이재신;최동명;이건상;김석기
    • Proceedings of the IEEK Conference
    • /
    • 1999.11a
    • /
    • pp.340-343
    • /
    • 1999
  • In this paper, we propose a wide range PLL(Phase Locked Loop) for 64X CD-ROMs & l0X DVD-ROMs. The frequency locking range of the Proposed PLL is 75MHz~370MHz. To reduce jitters caused by large VCO gain and supply voltage noise, a new V-I converter and a differential delay cell are used in 3-stage ring VCO, respectively. The new V-I converter has a 0.6V ~ 2.5V wide input range. In addition, we propose a new charge pump which has perfect current matching characteristics for the sourcing/sinking current. This new charge pump improves the locking time and the locking range of the PLL. This Chip is implemented in 0.25${\mu}{\textrm}{m}$ CMOS process. It consumes 55㎽ in worst case with a single 2.5V power supply.

  • PDF

VLSIs for the MAC TV System - Part III. A Data and Clock Recovery Circuit (MAC 방식 TV 시스템용 IC의 설계 - III. 신호 및 클럭 복원기)

  • Moon, Yong;Jeong, Deog-Kyoon
    • Journal of the Korean Institute of Telematics and Electronics B
    • /
    • v.32B no.12
    • /
    • pp.1644-1651
    • /
    • 1995
  • A data and clock recovery integrated circuit for MAC (Multiplexed Analog Component) TV standard is described. The chip performs the recovery of a system clock from a digitally encoded voice signal, clamping of a video signal for DC-level restoration, and precise gain control of a video signal in the presence of a large amplitude variation. A PLL (Phase Locked Loop) is used for timing recovery and a new gain control circuit is proposed which enhances its accuracy and dynamic range by employing two identical four-quadrant analog multipliers. The chip is designed in full custom with 1.5um BiCMOS technology, and layout verification is completed by post-simulation with the extracted circuit.

  • PDF

A Study on the Manufacture of the Continuum Receiver System for Observing Cosmic Radio Waves (우주전파 관측용 연속파 수신시스템 제작에 관한 연구)

  • 서정빈;이창훈;임인성;한석태
    • Journal of the Korean Institute of Telematics and Electronics B
    • /
    • v.31B no.9
    • /
    • pp.67-75
    • /
    • 1994
  • In this paper, we manufactured the continuum receiver system for observing the continuum waves emitted from the continuum sources with using the 14m radio-telescope. The receiving system measures the total power of the continuum sources and consists of DC-amplifier, beam-chopper system. Phase-Locked Loop(PLL) circuit, blanking circuit and its period selection circuit, V/F converter, and counter part which are capable of interfacing with the computer which is used for a data acquisition and making the radio-telescope track the source. We compared the obsevation results which use the existing DVM method with the observation results which use the continuum receiver to measure the total power of the sources. Moreover, by method of beam switching observation which uses newly installed beam chopper system. We can significantly improve the observational efficiency more than the existing position switching observation method.

  • PDF

Design of a High Speed CMOS PLL with a Two-stage Self-feedback Ring Oscillator (자체귀환형 2단 고리발진기를 이용한 고속 CMOS PLL 설계)

  • 문연국;윤광섭
    • Proceedings of the IEEK Conference
    • /
    • 1999.06a
    • /
    • pp.353-356
    • /
    • 1999
  • A 3.3V PLL(Phase Locked loop) is designed for a high frequency, low voltage, and low power applications. This paper proposes a new PLL architecture to improve voltage to frequency linearity of VCO(Voltage controlled oscillator) with new delay cell. The proposed VCO operates at a wide frequency range of 30MHz~1㎓ with a good linearity. The DC-DC voltage up/down converter is utilized to regulate the control voltage of the two-stage VCO. The designed PLL architecture is implemented on a 0.6${\mu}{\textrm}{m}$ n-well CMOS process. The simulation results show a locking time of 2.6$\mu$sec at 1Hz, Lock in range of 100MHz~1㎓, and a power dissipation of 112㎽.

  • PDF

The Listen-in Technique for Blind Signals (블라인드 신호 감청기술)

  • Nah, Sun-Phil;Park, Cheol-Sun;Jang, Won
    • Journal of the Korea Institute of Military Science and Technology
    • /
    • v.8 no.4 s.23
    • /
    • pp.102-109
    • /
    • 2005
  • In this paper, we propose a new listen-in technique to overcome the problems and the shortcomings which could possibly meet in the previous listen-in methods to deal with the blind signal manually according to operator's decision. In the proposed listen-in method, receiving the signals, classifying the modulation types, and demodulating the signals can be done automatically without operator's intervention. We realize the listen-in technology by developing the high speed frequency tuner, the automatic modulation recognizer, and the signal demodulator. In conclusion, we confirm and show that the developed equipment has a good performance in classifying the modulation type through the computer simulation and the field test.

Half-Bridge Series Resonant Inverter for Induction Cooking Applications with Load-Adaptive PFM Control Strategy

  • Kwon, Young-Sup;Lee, Byoung-Kuk;Yoo, Sang-Bong;Hyun, Dong-Seok
    • Proceedings of the KIPE Conference
    • /
    • 1998.10a
    • /
    • pp.1018-1023
    • /
    • 1998
  • This paper presents an effective control scheme incorporated in the voltage-fed half-bridge series resonant inverter for induction heating applications, which is based upon a load-adaptive tuned frequency tracking control strategy using PLL(Phase Locked Loop) and its peripheral control circuit. The proposed control strategy ensures a stable operation characteristics of overall inverter system and ZVS(Zero Voltage Switching0 operation in spite of sensitive load parameters variation as well as power regulation, specially in the non-magnetic heating loads. The simulation results and the performance characteristics in the steady-state are shown as compared with the experimental results for a prototype induction cooking system rated at 1.2kW.

  • PDF