• 제목/요약/키워드: Output coupled

검색결과 457건 처리시간 0.02초

An Active Clamp High Step-Up Boost Converter with a Coupled Inductor

  • Luo, Quanming;Zhang, Yang;Sun, Pengju;Zhou, Luowei
    • Journal of Power Electronics
    • /
    • 제15권1호
    • /
    • pp.86-95
    • /
    • 2015
  • An active clamp high step-up boost converter with a coupled inductor is proposed in this paper. In the proposed strategy, a coupled inductor is adopted to achieve a high voltage gain. The clamp circuit is included to achieve the zero-voltage-switching (ZVS) condition for both the main and clamp switches. A rectifier composed of a capacitor and a diode is added to reduce the voltage stress of the output rectifier diode. As a result, diodes with a low reverse-recovery time and forward voltage-drop can be utilized. Since the voltage stresses of the main and clamp switches are far below the output voltage, low-voltage-rated MOSFETs can be adopted to reduce conduction losses. Moreover, the reverse-recovery losses of the diodes are reduced due to the inherent leakage inductance of the coupled inductor. Therefore, high efficiency can be expected. Firstly, the derivation of the proposed converter is given and the operation analysis is described. Then, a steady-state performance analysis of the proposed converter is analyzed in detail. Finally, a 250 W prototype is built to verify the analysis. The measured maximum efficiency of the prototype is 95%.

Blind signal separation for coprime planar arrays: An improved coupled trilinear decomposition method

  • Zhongyuan Que;Xiaofei Zhang;Benzhou Jin
    • ETRI Journal
    • /
    • 제45권1호
    • /
    • pp.138-149
    • /
    • 2023
  • In this study, the problem of blind signal separation for coprime planar arrays is investigated. For coprime planar arrays comprising two uniform rectangular subarrays, we link the signal separation to the tensor-based model called coupled canonical polyadic decomposition (CPD) and propose an improved coupled trilinear decomposition approach. The output data of coprime planar arrays are modeled as a coupled tensor set that can be further interpreted as a coupled CPD model, allowing a signal separation to be achieved using coupled trilinear alternating least squares (TALS). Furthermore, in the procedure of the coupled TALS, a Vandermonde structure enforcing approach is explicitly applied, which is shown to ensure fast convergence. The results of Monto Carlo simulations show that our proposed algorithm has the same separation accuracy as the basic coupled TALS but with a faster convergence speed.

역회복전류와 기생소자들에 의한 발진 방지용 MOSFET 푸쉬풀 회로 (A MOSFET Pushpull Circuit which Prevents the Output Circuit from Oscillation Causing Reverse Recovery Current of MOSFET and Parastic Components)

  • 정재훈;조규형;안치홍
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1996년도 하계학술대회 논문집 B
    • /
    • pp.1292-1294
    • /
    • 1996
  • The general output circuit for PWM output is pushpull using a complimentary MOSFET. The gate driver coupled directly at gate can switch easy upto a high frequency. However, a high reverse recovery current and parastic components make a oscillation output. This paper analyses this phenomenon and proposes a novel output circuit preventing the oscillation.

  • PDF

A Parallel Coupled QVCO and Differential Injection-Locked Frequency Divider in 0.13 μm CMOS

  • Park, Bong-Hyuk;Lee, Kwang-Chun
    • Journal of electromagnetic engineering and science
    • /
    • 제10권1호
    • /
    • pp.35-38
    • /
    • 2010
  • A fully integrated parallel-coupled 6-GHz quadrature voltage-controlled oscillator (QVCO) has been designed. The symmetrical parallel-coupled quadrature VCO is implemented using 0.13-${\mu}m$ CMOS process. The measured phase noise is -101.05 dBc/Hz at an offset frequency of 1 MHz. The tuning range of 710 MHz is achieved with a control voltage ranging from 0.3 to 1.4 V. The average output phase error is about $1.26^{\circ}$ including cables and connectors. The QVCO dissipates 10 mA including buffer from the 1.5 V supply voltage. The output characteristic of the differential injection-locked frequency divider (DILFD), which has similar topology to the QVCO, is presented.

An Isolated High Step-Up Converter with Non-Pulsating Input Current for Renewable Energy Applications

  • Hwu, Kuo-Ing;Jiang, Wen-Zhuang
    • Journal of Power Electronics
    • /
    • 제16권4호
    • /
    • pp.1277-1287
    • /
    • 2016
  • This study proposes a novel isolated high step-up galvanic converter, which is suitable for renewable energy applications and integrates a boost converter, a coupled inductor, a charge pump capacitor cell, and an LC snubber. The proposed converter comprises an input inductor and thus features a continuous input current, which extends the life of the renewable energy chip. Furthermore, the proposed converter can achieve a high voltage gain without an extremely large duty cycle and turn ratio of the coupled inductor by using the charge pump capacitor cell. The leakage inductance energy can be recycled to the output capacitor of the boost converter via the LC snubber and then transferred to the output load. As a result, the voltage spike can be suppressed to a low voltage level. Finally, the basic operating principles and experimental results are provided to verify the effectiveness of the proposed converter.

A 6 Gbps/pin Low-Power Half-Duplex Active Cross-Coupled LVDS Transceiver with Switched Termination

  • Kim, Su-A;Kong, Bai-Sun;Lee, Chil-Gee;Kim, Chang-Hyun;Jun, Young-Hyun
    • ETRI Journal
    • /
    • 제30권4호
    • /
    • pp.612-614
    • /
    • 2008
  • A novel linear switched termination active cross-coupled low-voltage differential signaling (LVDS) transceiver operating at 1.5 GHz clock frequency is presented. On the transmitter side, an active cross-coupled linear output driver and a switched termination scheme are applied to achieve high speed with low current. On the receiver side, a shared pre-amplifier scheme is employed to reduce power consumption. The proposed LVDS transceiver implemented in an 80 nm CMOS process is successfully demonstrated to provide a data rate of 6 Gbps/pin, an output data window of 147 ps peak-to-peak, and a data swing of 196 mV. The power consumption is measured to be 4.2 mW/pin at 1.2 V.

  • PDF

Coupled Inductor-Based Parallel Operation of a qZ-Source Full-Bridge DC-DC Converter

  • Lee, Hyeongmin;Kim, Heung-Geun;Cha, Honnyong;Chun, Tae-Won;Nho, Eui-Cheol
    • Journal of Power Electronics
    • /
    • 제15권1호
    • /
    • pp.1-9
    • /
    • 2015
  • This study presents a novel transformer isolated parallel connected quasi Z-source (qZ-source) full-bridge DC-DC converter that uses a coupled inductor in both the qZ-source network and output filter inductor. Unlike traditional voltage-fed or current-fed converters, the proposed converter can be open- and short-circuited without damaging switching devices. Therefore, the desired buck and boost functions can be achieved and converter reliability can be significantly improved. All the bulky inductors in the qZ-source network and output filter can also be minimized with the proposed inductor structures. A 4 kW prototype DC-DC converter is built and tested to verify the performance of the proposed converter.

고전압 용량성 결합 플라즈마 시스템의 개선된 전압 파형 출력을 위한 펄스 전류 발생장치 회로 (Current Source Type Pulse Generator with Improved Output Voltage Waveform for High Voltage Capacitively Coupled Plasma System)

  • 채범석;민주화;서용석;김현배
    • 전력전자학회논문지
    • /
    • 제24권3호
    • /
    • pp.153-160
    • /
    • 2019
  • This study proposes a current source-type pulse generator to improve output voltage and current waveforms under a capacitively coupled plasma (CCP) system. The proposed circuit comprises two parallel-connected current source-type converters. These converters can satisfy the required output waveforms of plasma processing. The parallel-connected converters operate without reverse current fault by applying a time-delay control technique. Conventional voltage source converters based on pulse power supply exhibit drawbacks in short-circuit current, and problems occur when they are applied to a CCP system. The proposed pulse power supply based on a current source converter fundamentally solves the short-circuit current problem. Therefore, this topology can improve the voltage and current accuracy of a CCP system.

직접 결합 방식의 Tapped Line 입/출력을 갖는 Ku 대역 위성 중계기 주파수 변환기용 Combline 필터의 설계 (Design of Direct Coupled Combline Filter With Tapped Line in/output For Ku-band Satellite Transponder Downconverter)

  • 염인복;정근욱;박광량;김재명
    • 전자공학회논문지D
    • /
    • 제34D권12호
    • /
    • pp.22-30
    • /
    • 1997
  • The design procedure for direct coupled combline filter with tapped line in/out was summarized on Ku-band satellite frequency downconverter for stellite application. We calculated the resonator dimensions, spacing between successive resonators, ground plane spacing and tapping position of in/output lines in accordance with the given procedure. Partitions wer eemployed between adjacent resonators by inserting irises to improve filter response characteristis. The designed filter was manufactued with aluminum alloy package to reduce mass, and resonators wer machined from the filter body and in/output lines wer fixed on resonators with epoxy to survive in vibration conditon during launch.

  • PDF

광섬유 연결 반도체레이저 여기 세라믹 Nd:YAG 레이저에서 열렌즈 효과에 의한 출력특성 (The Output Characteristics of a Fiber-Coupled Laser-Diode Pumped Ceramic Nd:YAC Laser Due to Thermal Lensing Effect)

  • 옥창민;김병태;김덕래
    • 한국광학회지
    • /
    • 제17권5호
    • /
    • pp.455-460
    • /
    • 2006
  • 광섬유 연결 반도체레이저를 여기원으로 하는 단면여기 세라믹 Nd:YAG 레이저의 출력 특성과 레이저 출력에 영향을 미치는 열 영향에 대하여 연구하였다. 반사율이 90.4 %인 출력거울을 사용하였을 경우 약 33.8 %의 최대 출력 효율을 얻었고, 기울기 효율은 39.3 %를 나타내었다. 세라믹 Nd:YAG의 열렌즈 효과에 의해 여기 파워 6 W 이상에서 출력 감소 현상이 나타났으며, 12 W 부근에서 레이저가 발진되지 않았다.