• Title/Summary/Keyword: Latch 회로

Search Result 92, Processing Time 0.136 seconds

Design of Radiation Hardened Shift Register and SEU Measurement and Evaluation using The Proton (내방사선용 Shift Register의 제작 및 양성자를 이용한 SEU 측정 평가)

  • Kang, Geun Hun;Roh, Young Tak;Lee, Hee Chul
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.50 no.8
    • /
    • pp.121-127
    • /
    • 2013
  • Memory devices including SRAM and DRAM are very susceptible to high energy radiation particles in the space. Abnormal operation of the devices is caused by SEE or TID. This paper presents a method to estimate proton SEU cross section representing the susceptibility of the latch circuit that the unit cell of the SRAM and proposes a new latch circuit to mitigate the SEU. 50b shift register was fabricated by using the conventional latch and the proposed latch in $0.35{\mu}m$ process. Irradiation experiment was conducted at KIRAMS by using 43MeV proton beam. It was found that the proposed latch-shift register is not affected by the radiation environment compared to the conventional latch-shift register.

Optimum Design of Latch Position and Latch Length on Operating Mechanism of a Circuit Breaker using ADAMS and VisualDOC (회로차단기 조작기구의 래치 위치 및 길이 최적설계)

  • Cha, Hyun Kyung;Jang, Jin Seok;Yoo, Wan Suk;Sohn, Jeong Hyun
    • Transactions of the Korean Society of Mechanical Engineers A
    • /
    • v.38 no.11
    • /
    • pp.1215-1220
    • /
    • 2014
  • Breaking time is an important performance indicator of a circuit breaker. Thus, the operating mechanism of the circuit breaker should be optimized for reducing the breaking time. The operating mechanism in a gas circuit breaker is made up of several latches. Specifically, the geometry and relative positions of latches influence the dynamic behaviors of the operating mechanism. In this study, a three-stage latch operating mechanism is analyzed on the basis of the verified multibody dynamics model constructed using the MSC.ADAMS program. The relative positions and lengths of latches are selected as design variables. The dominant design variables are selected by a design study. Optimization is performed using a genetic algorithm (GA). The study results demonstrate that the performance of the circuit breaker improves by about 22.5.

Latch-Up Prevention Method having Power-Up Sequential Switches for LCD Driver ICs (LCD 구동 IC를 위한 Power-Up 순차 스위치를 가진 Latch-Up 방지 기술)

  • Choi, Byung-Ho;Kong, Bai-Sun;Jun, Young-Hyun
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.45 no.6
    • /
    • pp.111-118
    • /
    • 2008
  • In this paper, novel latch-up prevention method that employs power-up sequential switches has been proposed to relieve latch-up problem in liquid crystal display (LCD) driver ICs. These sequential switches are inserted in the 2'nd and 3'rd boosting stages, and are used to short the emitter-base terminals of parasitic p-n-p-n circuit before relevant boosting stages are activated during power-up sequence. To verily the performance of the proposed method, test chips were designed and fabricated in a 0.13-um CMOS process technology. The measurement results indicated that, while the conventional LCD driver If entered latch-up mode at $50^{\circ}C$ accompanying a significant amount of excess current, the driver IC adopting the proposed method showed no latch-up phenomenon up to $100^{\circ}C$ and maintained normal current level of 0.9mA.

The Study of Latch-up (펄스감마선에 의한 DC/DC 컨버터의 Latch-up현상에 대한 연구)

  • Oh, Seung-Chan;Lee, Nam-Ho;Lee, Heung-Ho
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2012.05a
    • /
    • pp.719-721
    • /
    • 2012
  • In this study, we carried out transient radiation experiments for identify failure situation by a transient radiation effect on DC/DC converter device due to high energy ionizing radiation pulse induced to electronic device. This experiments were carried out using a 60 MeV electron beam pulse of the LINAC(Linear Accelerator) facility in the Pohang Accelerator Laboratory. In this experiment, we has found that the latch-up phenomena could be checked in more than $1.0{\times}10^8$rad(si)/sec condition.

  • PDF

Low Power Test for SoC(System-On-Chip)

  • Jung, Jun-Mo
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2011.10a
    • /
    • pp.892-895
    • /
    • 2011
  • Power consumption during testing System-On-Chip (SOC) are becoming increasingly important as the IP core increases in SOC. We present a new algorithm to reduce the scan-in power using the modified scan latch reordering and clock gating. We apply scan latch reordering technique for minimizing the hamming distance in scan vectors. Also, during scan latch reordering, the don't care inputs in scan vectors are assigned for low power. Also, we apply the clock gated scan cells. Experimental results for ISCAS 89 benchmark circuits show that reduced low power scan testing can be achieved in all cases.

  • PDF

Experimental Analysis and Suppression Method of CMOS Latch-Up Phenomena (CMOS Latch-Up 현상의 실험적 해석 및 그 방지책)

  • Go, Yo-Hwan;Kim, Chung-Gi;Gyeong, Jong-Min
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.22 no.5
    • /
    • pp.50-56
    • /
    • 1985
  • A common failure mechanism in bulk CMOS integrated circuits is the latch-up of parasitic SCR structure inherent in the bulk CMOS structure. Latch-up triggering and holding charac-teristics have been measured in the test devicrs which include conventional and Schottky-damped CMOS structures with various well depths and n+/p+ spacings. It is demonstrated that Schottky-clamped CMOS is more latch-up immune than conventional bulk CMOS. Finally, the simulation results by circuit simulation program (SPICE) are compared with measured results in order to verify the validity of the latch-up modal composed of nan, pnp transistors and two external resistors.

  • PDF

Optimum Latch Contour Design for Improving Gas Circuit Breaker Performance (가스회로차단기의 성능 개선을 위한 윤곽 최적설계)

  • Choi, Gyu Seok;Cha, Hyun Kyung;Sohn, Jeong Hyun;Yoo, Wan Suk
    • Transactions of the Korean Society of Mechanical Engineers A
    • /
    • v.38 no.1
    • /
    • pp.25-30
    • /
    • 2014
  • The dynamic characteristics of a gas circuit breaker depend on the underlying high-speed operating mechanism with a spring-actuated latch system. Many studies have been carried out to reduce the breaking time of circuit breakers. In this study, the optimum latch contour design is determined for reducing the breaking time of a circuit breaker. A multi-body dynamic model of the latch is established for analyzing the dynamic behaviors of the circuit breaker by using the MSC/ADAMS program. Simulation results are matched against experimental data. VisualDoc is employed for determining the optimal latch contour. From the optimum design, the breaking time of a gas circuit breaker is improved by about 8.6%.

Design of QCA Latch Using Three Dimensional Loop Structure (3차원 루프 구조를 이용한 QCA 래치 설계)

  • You, Young-Won;Jeon, Jun-Cheol
    • Asia-pacific Journal of Multimedia Services Convergent with Art, Humanities, and Sociology
    • /
    • v.7 no.2
    • /
    • pp.227-236
    • /
    • 2017
  • Quantum-dot cellular automata(QCA) consists of nano-scale cells and demands very low power consumption so that it is one of the alternative technologies that can overcome the limits of scaling CMOS technologies. Various circuits on QCA have been researched until these days, a latch required for counter and state control has been proposed as a component of sequential logic circuits. A latch uses a feedback loop to maintain previous state. In QCA, a latch uses a square structure using 4 clocks for feedback loop. Previous latches have been proposed using many cells and clocks in coplanar. In this paper, in order to eliminate these defects, we propose a SR and D latch using multilayer structure on QCA. Proposed three dimensional loop structure is based on multilayer and consists of 3 layers. Each layer has 2 clock differences between layers in order to reduce interference. The proposed latches are analyzed and compared to previous designs.

Trench-gate SOI LIGBT with improved latch-up capability (향상된 Latch-up 특성을 갖는 트렌치 게이트 SOI LIGBT)

  • 이병훈;김두영;유종만;한민구;최연익
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.32A no.1
    • /
    • pp.103-110
    • /
    • 1995
  • Trench-Gate SOI LIGBT with improved latch-up capability has been proposed and verified by MEDICI simulation. The new SOI LIGBT exhibits 6 time larger latch-up capability of the new device is almost preserved independent of lifetime. the large latch-up capability of the new SOI LIGBT may be realized due to the fact that the hole current in the new device would bypass through the shorted cathode contact without passing the p-well region under the n+ cathode. Forward voltage drop is increased by 25% when a epi thickness is 6$\mu$m. However, the increase of the forward voltage is negligible when the epi thickness is increased to 10$\mu$m. It is found that the swithcing time of the new device is almost equal to the conventional devices. Evaluated breakdown voltage of proposed SOILIGBT is 250 V and that of the conventional SOI LIGBT is 240 V, where the thickness of the vuried oxide and n- epi is 3$\mu$m and 6$\mu$m, respectively.

  • PDF

Study of Bit Line Sense Amplifier for MRAM (MRAM의 Bit Line Sense Amplifier에 대한 연구)

  • 홍승균;김인모;유혜승;김수원;송상훈
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.40 no.10
    • /
    • pp.63-67
    • /
    • 2003
  • This paper proposes a new BLSA(Bit Line Sense Amplifier) for MRAM. Current BLSA employs a latch-type circuit to amplify a signal from the selected memory cell. The proposed BLSA simplifies the circuit by amplifying the signal using cross-coupled PMOS transistors. It shows the same operation speedas the latch-type BLSA in simulation and occupies only 85% of the area taken by the latch-type BLSA.