• 제목/요약/키워드: IC fabrication

검색결과 158건 처리시간 0.021초

13.56 MHz RFID 태그 집적회로 설계 (Design of 13.56 MHz RFID Tag IC)

  • 윤남원;권영준;신봉조;박근형
    • 한국전기전자재료학회논문지
    • /
    • 제18권4호
    • /
    • pp.309-312
    • /
    • 2005
  • The RFID tag IC has been presently abstracting great attention in the world because it can be one of the important sensor elements in the ubiquitous sense network in the future. The 125 kHz and 13.56 MHz RFID tag IC's have already been developed and now widely used in the world and the UHF band tag IC is under development. Domestically, the development of the 125 kHz tag IC was reported before, but there has been no report about the development of the 13.56 MHz tag IC up to now. In this paper, the results of the design, fabrication and measurement of a 13.56 MHz tag IC are discussed. The digital and the analog circuits for the chip were designed and the chip was fabricated using 0.35 ㎛ standard CMOS technology and measured with a separately prepared reader. It was found from the measurement results that it operated properly within 8 cm range of the reader.

100 m급 Bi-2223 고온초전도 선재 제조 및 특성 (Fabrication and performance of 100 m Class Bi-2223 High Temperature Superconducting Tape)

  • 하홍수;오상수;하동우;장현만;이남진;류강식;이준석
    • 한국초전도ㆍ저온공학회논문지
    • /
    • 제1권2호
    • /
    • pp.15-19
    • /
    • 1999
  • For large scale applications of high temperature superconductor (HTS) such as transmission cables, motors and generators, long length of flexible HTS conductor is required. Currently, Bi-2223 HTS tape is capable of being fabricated in longer than 100 m length by industrial processes. In this study, we fabricated 100 m 19 filamentary Bi-2223 ($Bi_{1.8}Pb_{0.4}Sr_2Ca_2O_{10+x}$) HTS tape by PIT (Power in Tube) process. Critical current(IC) of this long length tape was measured 18.5 A at 77K, self field. Critical current of 100 m length tape was mainly resulted from the increase of inhomogeneity in oxide from the increase of inhomogeneity in oxide layer. Engineering critical current (Je=Ic/total tape cross-section area) that is important factor for practical applications and fabrication cost was measured 2.2 kA/cm2.

  • PDF

나노섬유의 제조와 응용 및 한국의 차세대 섬유산업 (Fabrication and Application of Nano-Fibers for Korean Post-Textile Industry)

  • 이재락;박수진;김효중;정효진;지승용;김준현
    • 한국복합재료학회:학술대회논문집
    • /
    • 한국복합재료학회 2003년도 추계학술발표대회 논문집
    • /
    • pp.3-6
    • /
    • 2003
  • In this work, poly(ethylene oxide) nanofibers were fabricated by electrospinning to prepare nanofibers-reinforced composites. And the PEO powders-impregnated composites were also prepared to compare with physicochemical properties of nanofibers-reinforced composites. Morphology and fiber diameter of PEO nanofibers were determined by SEM observation. Mechanical interfacial properties of the composites were investigated in fracture toughness tests and interlaminar shear strength (ILSS) test. As a result, the fiber diameter decreased in increasing applied voltage. However the optimum condition for the fiber formation was 15 ㎸, resulting from increasing of jet instability at high voltage and the prepared PEO nanofibers were useful in fiber reinforced composites. The PEO-based nanofibers-reinforced composites showed an improvement of fracture toughness factors ($K_{IC} and G_{ IC}$) and ILSS, compared to the composites impregnated with PEO powders. These results were noted that the nanofibers had higher specific surface area and larger aspect ratio than those of the powder, which played an important role in improving the mechanical interfacial properties of the composites.

  • PDF

BeCu 금속박판을 이용한 테스트 소켓 제작 (Fabrication of Test Socket from BeCu Metal Sheet)

  • 김봉환
    • 센서학회지
    • /
    • 제21권1호
    • /
    • pp.34-38
    • /
    • 2012
  • We have developed a cost effective test socket for ball grid array(BGA) integrated circuit(IC) packages using BeCu metal sheet as a test probe. The BeCu furnishes the best combination of electrical conductivity and corrosion resistance. The probe of the test socket was designed with a BeCu cantilever. The cantilever was designed with a length of 450 ${\mu}m$, a width of 200 ${\mu}m$, a thickness of 10 ${\mu}m$, and a pitch of 650 ${\mu}m$ for $11{\times}11$ BGA. The fabrication of the test socket used techniques such as through-silicon-via filling, bonding silicon wafer and BeCu metal sheet with dry film resist(DFR). The test socket is applicable for BGA IC chip.

Digital Tuning Analog Component 집적회로의 설계 및 제작 (Design and Fabrication of Digital Tuning Analog Component IC)

  • 신명철;장영욱;김영생;고진수
    • 대한전자공학회논문지
    • /
    • 제23권6호
    • /
    • pp.923-928
    • /
    • 1986
  • This paper describes the design and fabrication of a high performance digital tuning analog component integrated circuit that contains a television station detector and decoders(H and L types). When the comparator level sampling method is used, this integrated circuit can be used as a stable channel selector for an external circuit with very large signal variation. It has been fabricated using the SST bipolar standard process and its chip size is 2.2x2.1mm\ulcorner As a result, we have succeeded in fabricating the IC that satisfies the D.C characteristics, and the channel station detector and decoder function.

  • PDF

Optimization of Reverse Engineering Processes for Cu Interconnected Devices

  • Koh, Jin Won;Yang, Jun Mo;Lee, Hyung Gyoo;Park, Keun Hyung
    • Transactions on Electrical and Electronic Materials
    • /
    • 제14권6호
    • /
    • pp.304-307
    • /
    • 2013
  • Reverse engineering of semiconductor devices utilizes delayering processes, in order to identify how the interconnection lines are stacked over transistor gates. Cu metal has been used in recent fabrication technologies, and de-processes becomes more difficult with the shrinking device dimensions. In this article, reverse engineering technologies to reveal the Cu interconnection lines and Cu via-plugs embedded in dielectric layers are investigated. Stacked dielectric layers are removed by $CF_4$ plasma etching, then the exposed planar Cu metal lines and via-plugs are selectively delineated by wet chemical solution, instead of the commonly used plasma-based dry etch. As a result, we have been successful in extracting the layouts of multiple layers within a system IC, and this technique can be applicable to other logic IC, analog IC, and CMOS IC, etc.

고속 GaAs 집적논리 Gate 회로 연구 (A Study on the High-Speed GaAs IC Logic Gates)

  • 이형재;이대영
    • 한국통신학회논문지
    • /
    • 제12권3호
    • /
    • pp.292-297
    • /
    • 1987
  • 선진국에서 硏究 開發하고 있는 各種 高速 GaAs 集積論理 gate 回路의 調査, SPICE 分析 硏究結果 動作特性 回路集積度 有用性 動作條件 製造技術의 制限 및 應用等에 대한 比較値를 얻었다. 우리나라에서 政策硏究課題로 되어 있는 高速 GaAs IC's 硏究開發에 본 論文이 참고가 될 것으로 사료된다.

  • PDF

Teletext Bit Slicer 집적회로의 설계 및 제작 (Design and Fabrication of Teletext Bit Slicer IC)

  • 申明澈;張榮旭;金永生;高鎭秀;明贊奎;閔聖基
    • 대한전자공학회논문지
    • /
    • 제23권3호
    • /
    • pp.384-388
    • /
    • 1986
  • This paper describes the design and fabrication of an integrated circuit that can detect the teletext signal included in a composite video signal. The circuit that is based on the comparatorlevel sampling method can detect a stable data signal even from an external circuit with large variation. It has been fabricated by the SST bipolar standard process. Its chip size is $2.5x3.78mm^2$.

  • PDF

VTR 음성신호 처리용 집적회로의 설계 및 제작 (Design and Fabrication of VTR Audio Signal Processor IC)

  • Shin, Myung-Chul
    • 대한전자공학회논문지
    • /
    • 제24권4호
    • /
    • pp.618-624
    • /
    • 1987
  • This paper describes the design and fabrication of a signal processing integrated circuit required for the recording and playback of VTR audio signal. The integrated circuit was designed using 8\ulcorner design rule and its chip size is 2.5x2.5mm\ulcorner It was fabricated using SST bipolar standard process technology. The measurement analysis of the fabricated circuit proves the satisfactory DC characteristics and its proper audio signal processing funcstion.

  • PDF

100마력 동기전동기용 고온초전도 계자권선 제작과 특성 (Fabrication and Characteristics of HTS Field Winding of a 100 hp Synchronous Motor)

  • 손명환;백승규;이언용;권영길;조영식;문태선;김영춘;권운식
    • 대한전기학회논문지:전기기기및에너지변환시스템부문B
    • /
    • 제54권2호
    • /
    • pp.88-93
    • /
    • 2005
  • To develop a 100 hp high temperature superconducting(HTS) motor with high efficiency first in Korea, we fabricated a HTS field winding and test. HTS field winding is composed of sixteen HTS race track shaped coils wound with stainless steel-reinforced Bi-2223 tape conductor by react and wind fabrication method. Nomex paper was used for electrical insulation. Each of four magnet pole assemblies was constructed with four double pancake sub-coils, mechanically stacked and electrically in series. Four magnet assemblies were fixed on an aluminum support structure to make effective heat transfer. The Critical current (Ic) was 41.5A at 77K and self field. However the lowest Ic value of sub-coils was 35A. Joule heat generated by each joints between sub-coils was lower than 1mW at 77K and 34A. And Joule heat generated by the joints between field coils was lower than 10mW at 77K and 34A. Joule heat of the whole field winding was 1W at 77K and 32A. And so, the lowest Ic value of sub-coils was more important than Joule heats generated by all joints. The operating current must be lower than the lowest Ic of all the sub-coils. In this paper, design, construction and testing of HTS field winding, Joule heat generated by the joints, and operating current were discussed.