

pISSN: 1229-7607 eISSN: 2092-7592 DOI: http://dx.doi.org/10.4313/TEEM.2013.14.6.304

# Optimization of Reverse Engineering Processes for Cu Interconnected Devices

Jin Won Koh<sup>†</sup> and Jun Mo Yang National Nanofab Center, Daejeon 305-701, Korea

Hyung Gyoo Lee and Keun Hyung Park

Department of Semiconductor Engineering, Chungbuk National University, Cheongju 361-763, Korea

Received August 5, 2013; Revised October 9, 2013; Accepted October 14, 2013

Reverse engineering of semiconductor devices utilizes delayering processes, in order to identify how the interconnection lines are stacked over transistor gates. Cu metal has been used in recent fabrication technologies, and de-processes becomes more difficult with the shrinking device dimensions. In this article, reverse engineering technologies to reveal the Cu interconnection lines and Cu via-plugs embedded in dielectric layers are investigated. Stacked dielectric layers are removed by  $CF_4$  plasma etching, then the exposed planar Cu metal lines and via-plugs are selectively delineated by wet chemical solution, instead of the commonly used plasma-based dry etch. As a result, we have been successful in extracting the layouts of multiple layers within a system IC, and this technique can be applicable to other logic IC, analog IC, and CMOS IC, etc.

Keywords: Reverse engineering, Layer extraction, Cu wet etch, Planarization

#### **1. INTRODUCTION**

Reverse engineering has been utilized to analyze the layer structure and materials in a semiconductor device, to identify the cause of device failure, or to apprehend how the circuits are constructed. Layer extraction processes are the key technique in reverse engineering; these include delayering or etching of metal interconnection lines, passive components, and dielectric films stacked over the poly-silicon gates of a transistor [1]. As semiconductor device sizes are shrinking for high performance and high density, Al metal lines have been replaced by Cu metal, to reduce interconnection resistances. In addition, Cu via-plugs are also used for vertical integration in submicron devices [2]. These advanced technologies make the delayering processes more difficult, because of the complexity in layer structures. For Cu metal

<sup>†</sup> Author to whom all correspondence should be addressed: E-mail: jwkoh@nnfc.re.kr

Copyright ©2013 KIEEME. All rights reserved.

This is an open-access article distributed under the terms of the Creative Commons Attribution Non-Commercial License (http://creativecommons.org/licenses/by-nc/3.0) which permits unrestricted noncommercial use, distribution, and reproduction in any medium, provided the original work is properly cited. etch, most researchers have employed plasma-based etch techniques, using chloride or oxidizing agents [3-5]. The well-known Cu interconnection processes, i.e. (dual)-damascence processes, have avoided metal etch, and employed chemical mechanical polishing to remove excess Cu layers at the end of via-plug formations [2,6,7]. Relatively few studies are reported on the wet chemical etch of Cu metal layers [8]. Therefore, delayering processes of Cu metal lines formed in the trench of dielectric films need to be developed, without damaging the vertical plug-via structure, and surrounding inter-metal dielectrics. In this study, the delayering processes of Cu interconnected semiconductor devices are investigated, to exhibit how the circuits are designed, to reconstruct the circuit layouts for reverse engineering.

### 2. EXPERIMENTS

Reverse engineering starts with the cross-sectional examination of a specimen, to monitor the number of metal layers, elements of metal, thickness and composition of inter-metal dielectrics, etc. We employed a scanning- (SEM) and transmission-



Fig. 1. Cross-sectional examination of multiple layers over transistors by scanning electron microscopy.

(TEM) electron microscopy for the examination. The specimen used in this study was composed of five metal layers separated by  $SiO_2$  dielectrics, and the vertical interconnections were made of Cu. Barrier metals for Cu via-plugs were not closely analyzed, but commonly used TiN was presumed. The result of a cross-sectional SEM image of a sample is displayed in Fig. 1. From this, we obtained a Cu/Ta metal layer thickness of 800 nm/30 nm, 300 nm/20 nm, and 220 nm/20 nm for Metal 5, Metal 1~4, and Metal 1, respectively. Gate poly-Si was 140 nm thick. The dielectric film thickness was 450 nm between Metal 1 and 4, and became thicker, to be 600 nm over the poly-gate and 700 nm under the Metal 5.

As the cross-sectional view of an IC does not provide how other passive components - capacitor, inductors, and resistors are connected with underlying gates, planar layouts have to be disclosed after layer-by-layer removal. The removal of capping layers composed of molding compounds was accomplished by sulfuric acid, fuming nitric or sulfuric acid [1]. Once the molding compounds were dissolved, the protection layers deposited in IC fabrication processes were exposed, which were usually comprised of SiO<sub>x</sub>, SiN<sub>x</sub>, or in some case polyimides. These layers were removed by the dry etch method, using reactive ion gases excited by RF plasma in a Samco RIE 10NR; as a result, top metal interconnection lines were exposed. As the metal lines are constructed not only laterally but also vertically through dielectrics, the delayering process should reveal vertical via-plug patterns, after disintegrating the planar Cu lines. We have tried wet chemical etch, dry etch, or mechanical polishing to remove the top Cu metal layers labeled "Metal 5" in Fig. 1, without damaging much of the via-plug structures.

After top metal along with a part of the via-plugs was etched away, mechanical polishing was utilized to flatten the surface, and to eradicate Cu remains. At this stage, the locations of vertical interconnection were recognized. The surrounding intermetal dielectrics (IMD) were removed by dry etch, using a reactive ion etcher (RIE), then the patterns of under-lying metal line were exposed. Metal etch and mechanical polishing followed by plasma etching of IMD layers were repeated for other remaining multiple layers, until the final gate level connections were revealed.

#### 3. RESULTS AND DISCUSSIONS

At the end of the decapsulation step, a dark brown or apricot colored passivation surface was shown. In some devices

Table 1. Reactive ion etch conditions for the passivation layers.

| Items / Recipe | #1         | #2                |
|----------------|------------|-------------------|
| $CF_4$ (sccm)  | 0          | 40                |
| $O_2$ (sccm)   | 50         | 5                 |
| RF Power (W)   | 260        | 260               |
| Pressure (Pa)  | 15         | 15                |
| Application    | Removing   | Removing Oxides / |
|                | polyimides | Nitrides          |



Fig. 2. Top view of Cu "Metal 5" patterns (dark brown in the figure) after the passivation layers are removed. White scale bar indicates  $20 \ \mu m$ .

we studied, the polyimide layers were additionally deposited over SiO<sub>x</sub> or SiN<sub>x</sub> film. These protection layers can be removed, either by chemical etching, or by plasma reactive ion etching. The well-known chemical etchant for SiO<sub>x</sub> was buffered-oxideetchant(BOE) which has good etch selectivity for most metal/ oxides, but had the drawback of etching W via-plugs in our findings; thus, we never attempted to use it for Cu via-plug samples. On the other hand, reactive ion etching exhibited an advantage, with faster etch speed and uniform etch rate over the entire surface. Numerous ratios of CF4, O2, Ar gas were tested to obtain the optimum condition, and the best results were obtained under the isotropic etch conditions as follows: O<sub>2</sub> only for polyimide, and the mixture of  $CF_4/O_2$  for SiO<sub>x</sub> and SiN<sub>x</sub>. The detailed conditions are summarized in Table 1. It should be noted that removing polyimide required sample cooling, to avoid carbonized residues on the surface. The typical etch rate of polyimide, SiO<sub>x</sub>, and SiN, showed 1 /m/min, 150 nm/min, and 200 nm/min, respectively.

When the passivation layer was completely removed, the surface turned to dark orange color, which is an indicator of Cu metal surface. It was important that etch time should be carefully controlled, to reveal the same color tone over the area under a microscope. The top metal patterns are displayed in Fig. 2.

Next step was the relayering of top Cu metal ("Metal 5") lines; several methods have been exercised to obtain a clear surface morphology, without damaging via-plugs. Firstly, we utilized the reactive ion etch with Ar gas at an anisotropic etch condition. However, the etch rate of Cu was too slow to finish the process within 1 hr for normal Cu thickness, even at high Ar flow rate, high plasma power, and low operation pressure. Secondly, mechanical polishing with 0.05 / <sup>m</sup> fine alumina powder was employed, because the film grinding rate can be controlled by the applied force, speed, types of cloth, etc. However, the polishing was not selective between planar Cu lines and vertical Cu viaplugs, but also removed near-edge area faster than in the cen-



Fig. 3. Surface observation after the Cu metal lines and inductor patterns are etched away by diluted poly-Si etchant. Rectangular darkorange colored regions are the lower metal patterns embedded under SiO<sub>2</sub> film.

ter, so that we often found via-plugs disappear near the edges. Thirdly, we used concentrated poly-Si etchant: a mixture of hydrofluoric acid, nitric acid, and acetic acid (1:4:20). Although all exposed Cu lines were rapidly etched away within 10 sec, the etchant also attacked some of the Cu via-plugs, and penetrated down to the lower Cu lines. Once this local over-etch happened, it became worse during further processes, leading to a failure of reverse engineering. In contrast, when poly-Si etchant was diluted in water (1 part of etchant in 3 part of water), the planar Cu layers were etched nicely, without aggressive via-plugs damage. The etch rate of Cu for this diluted solution was as low as 15 nm/ min; thus, the process time can be controlled, to avoid excessive via-plug etch. We also found that this etchant dissolved TiN, Ta, and Ti barrier layers. Figure 3 displays the results, after Cu metal lines were removed.

After the top metal layers were etched away, mechanical polishing at a rotation speed of 100 rpm using 0.05  $\mu$ m alumina powder was effective in eliminating the remaining Cu residues, and flattening the surface. When the film was ground by 100~200 nm, the round shaped Cu via-plugs were nicely revealed in the background of dielectric film on a microscope, which informed us where the vertical interconnections were made.

In order to recognize the underlying metal ("Metal 4") patterns, the IMD layers have to be disintegrated. We employed CF<sub>4</sub>/ O<sub>2</sub> plasma etch at various test conditions, by changing the CF<sub>4</sub> flow rate from 5~35 sccm, O<sub>2</sub> flow rate 0~15 sccm, and RF power 50~300 W. The best morphology of via-plugs over the 2nd metal lines was obtained at the condition: CF<sub>4</sub> flow rate of 25 sccm, O<sub>2</sub> flow rate of 0 sccm, pressure at 3 Pa, and RF power at 200 W. This etch condition was slightly different from the recipe employed for the passivation layer removal, and it induced more anisotropic, in other words vertical etch. The etch rate of SiO<sub>x</sub> was about 50 nm/min at the optimum condition. Even though the conditions were optimized, there remained some dielectrics at the sidewalls of via-plug pillars. Care was taken not to peel off the underlying 2nd metal layers by over-process. Short mechanical polishing was followed, to remove via-plugs, sidewall remains, and to flatten the top surface. At the end of this stage, the patterns of underlying Cu metal lines, as displayed in Fig. 4, were recorded by a scanning electron microscope. We further resumed the metal etch, followed by mechanical polishing, and RIE dry



Fig. 4. Surface image of Cu "Metal 4" patterns after dry etching of the IMD layers.



Fig. 5. A reconstructed image of the poly-Si pattern out of 600 photos at the end of deprocessing.

etch of dielectric layers, until the poly-Si layers over a transistor were exposed.

At the end of each step of layer removal process, high magnification SEM images (4,000X) were collected. These local images, taken from 50~600 spots dependent on resolution, were combined to make one global view corresponding to each metal layer, utilizing a built-in "analySIS TS Auto" program. Thus, we were able to obtain a whole view of the metal patterns, and the final image of poly-Si patterns over transistors is shown in Fig. 5 as an example. These images were delivered to a circuit analysis engineer, for the next step organization of circuit layouts.

#### 4. CONCLUSIONS

The delayering of a Cu interconnected Si device is explored for the reverse engineering of an IC. After decapsulation of the molding compounds, the passivation layers were removed, by using  $CF_4/O_2$  gas mixture under the isotropic plasma reactive ion etching condition. When the Cu metal was exposed, we utilized the diluted poly-Si etchant, 1 part of the etchant (1 HF:4 HNO<sub>3</sub>: 20 CH<sub>3</sub>COOH) in 3 parts of water, to etch the Cu planar metal lines, and a part of the Cu via-plugs. The wet-etch rate was as slow as 15 nm/min; this mixed solution resulted in reliable data from numerous samples. Mechanical polishing then followed, to flatten the surface, and to reveal the via-plug locations. The surrounding IMD layers were delineated by using  $CF_4$  gas only at low pressure, to provide an anisotropic etch condition in a reactive ion etcher, and the etch rate of about 50 nm/min. After the dielectric layer disintegration, the Cu metal lines was exposed, and the metal etch was repeated again with the wet etchant, until the final poly-gate patterns were displayed. Finally, the recorded local views of metal pattern, via-plug, and passive element were reconstructed, to provide a grand view of the interconnection schemes of each metal layer. This procedure would provide the annotations of circuit layouts for a reverse engineer.

## ACKNOWLEDGMENT

The work of Hyung G. Lee was supported by a research grant of Chungbuk National University in 2011.

#### REFERENCES

- R. Torrance and D. James, "The state-of-art in IC reverse engineering," Proceedings of 11th International Workshop Lausanne, Switzerland, September 6-9, 363 (2009).
- [2] P. C. Andricacos, "Copper on-chip interconnections, a break-

through in electrodeposition to make better chip," The Electrochemical Society Interface, 32-37 (1999).

- [3] Y. Kuo and S. Lee, "Room-temperature copper etching based on a plasma-copper reaction," Appl. Phys. Lett., 78(9), pp.1002-4, (2001).
- [4] M. S. Kwon and J.Y. Lee, "Reaction mechanism of low-temperature Cu dry etching using an inductively coupled  $Cl_2/N_2$  plasma with ultraviolet light irradiation," J. Electrochem. Soc. **146**(8): 3119 (1999).
- [6] S. Y. Kim et al., "Roles of phosphoric acid in slurry for Cu and TaN CMP," Trans. Electr. Electron. Mater., 1 (2003).
- [7] C. W. Kaanta, S. G. Bombardier, W. J. Cote et al., "Dual damascene- A ULSI wiring technology," *Proc. IEEE Eighth International Conference on VLSI Multilevel Interconnection*, 144 (1991),
- [8] W. E. Beadle, J. C. C. Tsai, and R.D. Plummer (eds.), *Quick Reference manual for Silicon Integrated Circuit Technology*," (John Wiley & Sons, 1985) p. 5–11.