• 제목/요약/키워드: High side gate driving

검색결과 8건 처리시간 0.026초

A High Voltage, High Side Current Sensing Boost Converter

  • Choi, Moonho;Kim, Jaewoon
    • 전력전자학회:학술대회논문집
    • /
    • 전력전자학회 2013년도 전력전자학술대회 논문집
    • /
    • pp.36-37
    • /
    • 2013
  • This paper presents high voltage operation sensing boost converter with high side current. Proposed topology has three functions which are high voltage driving, high side current sensing and low voltage boost controller. High voltage gate driving block provides LED dimming function and switch function such as a load switch of LED driver. To protect abnormal fault and burn out of LED bar, it is applied high side current sensing method with high voltage driver. This proposed configuration of boost converter shows the effectiveness capability to LED driver through measurement results.

  • PDF

LLC 공진형 컨버터의 동기정류기의 새로운 구동 방법 (Novel Driving Scheme for Secondary-side Synchronous Rectifiers of LLC Resonant Converter)

  • 김명복;곽봉우
    • 전력전자학회:학술대회논문집
    • /
    • 전력전자학회 2013년도 전력전자학술대회 논문집
    • /
    • pp.413-414
    • /
    • 2013
  • An LLC resonant converter is widely used due to many advantages over others. However, it is still not used in high current applications because it is difficult to drive the synchronous rectifiers. In this paper, a novel gate driving sheme for secondary-side synchronous rectifiers is introduced and its simulation results are also presented

  • PDF

A High Efficiency Controller IC for LLC Resonant Converter in 0.35 μm BCD

  • Hong, Seong-Wha;Kim, Hong-Jin;Park, Hyung-Gu;Park, Joon-Sung;Pu, Young-Gun;Lee, Kang-Yoon
    • Journal of Power Electronics
    • /
    • 제11권3호
    • /
    • pp.271-278
    • /
    • 2011
  • This paper presents a LLC resonant controller IC for secondary side control without external active devices to achieve low profile and low cost LED back light units. A gate driving transformer is adopted to isolate the primary side and the secondary side instead of an opto-coupler. A new integrated dimming circuitry is proposed to improve the dynamic current control characteristic and the current density of a LED for the brightness modulation of a large screen LCD. A dual-slope clock generator is proposed to overcome the frequency error due to the under shoot in conventional approaches. This chip is fabricated using 0.35 ${\mu}m$ BCD technology and the die size is $2{\times}2\;mm^2$. The frequency range of the clock generator is from 50 kHz to 500 kHz and the range of the dead time is from 50 ns to 2.2 ${\mu}s$. The efficiency of the LED driving circuit is 97 % and the current consumption is 40 mA for a 100 kHz operation frequency from a 15 V supply voltage.

더블 게이트 구조 적용에 따른 IGZO TFT 특성 분석 (Analysis of the Output Characteristics of IGZO TFT with Double Gate Structure)

  • 김지원;박기찬;김용상;전재홍
    • 한국전기전자재료학회논문지
    • /
    • 제33권4호
    • /
    • pp.281-285
    • /
    • 2020
  • Oxide semiconductor devices have become increasingly important because of their high mobility and good uniformity. The channel length of oxide semiconductor thin film transistors (TFTs) also shrinks as the display resolution increases. It is well known that reducing the channel length of a TFT is detrimental to the current saturation because of drain-induced barrier lowering, as well as the movement of the pinch-off point. In an organic light-emitting diode (OLED), the lack of current saturation in the driving TFT creates a major problem in the control of OLED current. To obtain improved current saturation in short channels, we fabricated indium gallium zinc oxide (IGZO) TFTs with single gate and double gate structures, and evaluated the electrical characteristics of both devices. For the double gate structure, we connected the bottom gate electrode to the source electrode, so that the electric potential of the bottom gate was fixed to that of the source. We denote the double gate structure with the bottom gate fixed at the source potential as the BGFP (bottom gate with fixed potential) structure. For the BGFP TFT, the current saturation, as determined by the output characteristics, is better than that of the conventional single gate TFT. This is because the change in the source side potential barrier by the drain field has been suppressed.

$1{\mu}m$ BCD 650V 공정을 이용한 300W 하프-브리지 컨버터용 고전압 구동IC의 설계 (Design of the High Voltage Gate Driver IC for 300W Half-Bridge Converter Using $1{\mu}m$ BCD 650V process)

  • 송기남;박현일;이용안;김형우;김기현;서길수;한석붕
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2008년도 하계종합학술대회
    • /
    • pp.463-464
    • /
    • 2008
  • As the demands of LCD and PDP TV are increasing, the high performance HVICs(High Voltage Gate Driver ICs) technology is becoming more necessary. In this paper, we designed the HVIC that has enhanced noise immunity and high driving capability. It can operate at 500KHz switching frequency and permit 600V input voltage. High-side level shifter is designed with noise protection circuit and schmitt trigger. Therefore it has very high dv/dt immunity, the maximum being 50V/ns. The HVIC was designed using $1{\mu}m$ BCD 650V process and verified by Spectre and PSpice of Cadence inc. simulation.

  • PDF

잡음 내성이 향상된 300W 공진형 하프-브리지 컨버터용 고전압 구동 IC 설계 (Design of the Noise Margin Improved High Voltage Gate Driver IC for 300W Resonant Half-Bridge Converter)

  • 송기남;박현일;이용안;김형우;김기현;서길수;한석붕
    • 대한전자공학회논문지SD
    • /
    • 제45권10호
    • /
    • pp.7-14
    • /
    • 2008
  • 본 논문에서는 $1.0{\mu}m$ BCD 650V 공정을 이용하여 향상된 잡음 내성과 높은 전류 구동 능력을 갖는 고전압 구동 IC를 설계하였다. 설계된 고전압 구동 IC는 500kHz의 고속 동작이 가능하고, 입력 전압의 범위가 최대 650V이다. 설계된 IC에 내장된 상단 레벨 쉬프터는 잡음 보호회로와 슈미트 트리거를 포함하고 있으며 최대 50V/ns의 높은 dv/dt 잡음 내성을 가지고 있다. 또한 설계된 숏-펄스 생성회로가 있는 상단 레벨 쉬프터의 전력 소모는 기존 회로 대비 40% 이상 감소하였다. 이외에도 상 하단 파워 스위치의 동시 도통을 방지하는 보호회로와 구동부의 전원 전압을 감지하는 UVLO(Under Voltage Lock-Out) 회로를 내장하여 시스템의 안정도를 향상시켰다. 설계된 고전압 구동 IC의 특성 검증에는 Cadence사의 spectre 및 PSpice를 이용하였다.

Gate-Induced Drain Leakage를 줄인 새로운 구조의 고성능 Elevated Source Drain MOSFET에 관한 분석 (Analysis of a Novel Elevated Source Drain MOSFET with Reduced Gate-Induced Drain Leakage and High Driving Capability)

  • 김경환;최창순;김정태;최우영
    • 대한전자공학회논문지SD
    • /
    • 제38권6호
    • /
    • pp.390-397
    • /
    • 2001
  • GIDL(Gate-Induced Drain-Leakage)을 줄일 수 있는 새로운 구조의 ESD(Elevated Source Drain) MOSFET을 제안하고 분석하였다. 제안된 구조는 SDE(Source Drain Extension) 영역이 들려진 형태를 갖고 있어서 SDE 임플란트시 매우 낮은 에너지 이온주입으로 인한 저활성화(low-activation) 효과를 방지 할 수 있다. 제안된 구조는 건식 식각 및 LAT(Large-Angle-Tilted) 이온주입 방법을 사용하여 소오스/드레인 구조를 결정한다. 기존의 LDD MOSFET과의 비교 시뮬레이션 결과, 제안된 ESD MOSFET은 전류 구동능력은 가장 크면서 GIDL 및 DIBL(Drain Induced Barrier Lowering) 값은 효과적으로 감소시킬 수 있음을 확인하였다. GIDL 전류가 감소되는 원인으로는 최대 전계의 위치가 드레인 쪽으로 이동함에 따라 최대 밴드간 터널링이 일어나는 곳에서의 최대 전계값이 감소되기 때문이다.

  • PDF

Single-Electron Logic Cells and SET/FET Hybrid Integrated Circuits

  • Kim, S.J.;Lee, C.K.;Lee, J.U.;Choi, S.J.;Hwang, J.H.;Lee, S.E.;Choi, J.B.;Park, K.S.;Lee, W.H.;Paik, I.B.;Kang, J.S.
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제6권1호
    • /
    • pp.52-58
    • /
    • 2006
  • Single-electron transistor (SET)-based logic cells and SET/FET hybrid integrated circuits have been fabricated on SOI chips. The input-output voltage transfer characteristic of the SET-based complementary logic cell shows an inverting behavior where the output voltage gain is estimated to be about 1.2 at 4.2K. The SET/FET output driver, consisting of one SET and three FETs, yields a high voltage gain of 13 and power amplification with a wide-range output window for driving next circuit. Finally, the SET/FET literal gate for a multi-valued logic cell, comprising of an SET, an FET and a constant-current load, displays a periodic voltage output of high/low level multiple switching with a swing as high as 200mV. The multiple switching functionality of all the fabricated logic circuits could be enhanced by utilizing a side gate incorporated to each SET component to enable the phase control of Coulomb oscillations, which is one of the unique characteristics of the SET-based logic circuits.