• Title/Summary/Keyword: Gate size

Search Result 530, Processing Time 0.025 seconds

0.18 μm CMOS Power Amplifier for Subgigahertz Short-Range Wireless Communications (Sub-GHz 근거리 무선통신을 위한 0.18 μm CMOS 전력증폭기)

  • Lim, Jeong-Taek;Choi, Han-Woong;Lee, Eun-Gyu;Choi, Sun-Kyu;Song, Jae-Hyeok;Kim, Sang-Hyo;Lee, Dongju;Kim, Wansik;Kim, Sosu;Seo, Mihui;Jung, Bang-Chul;Kim, Choul-Young
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.29 no.11
    • /
    • pp.834-841
    • /
    • 2018
  • A power amplifier for subgigahertz short-range wireless communication using $0.18-{\mu}m$ CMOS technology is presented. It is designed as a differential structure to form easily a virtual ground node, to increase output power, and to design a cascode structure to prevent breakdown. The transistor gate width was determined to maximize the output power and power-added efficiency(PAE), and the balun was optimized through electromagnetic simulation to minimize the loss caused by the matching network. This power amplifier had a gain of more than 49.5 dB, a saturation power of 26.7 dBm, a peak PAE of 20.7 % in the frequency range of 860 to 960 MHz, and a chip size of $2.14mm^2$.

A Study on the Hardware Design of High-Throughput HEVC CABAC Binary Arithmetic Encoder (높은 처리량을 갖는 HEVC CABAC 이진 산술 부호화기의 하드웨어 설계에 관한 연구)

  • Jo, Hyun-gu;Ryoo, Kwang-ki
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2016.10a
    • /
    • pp.401-404
    • /
    • 2016
  • This paper proposes entropy coding method of HEVC CABAC Encoder for efficient hardware architecture. The Binary Arithmetic Encoder requires data dependency at each step, which is difficult to be operated in a fast. Proposed Binary Arithmetic Encoder is designed 4 stage pipeline to quickly process the input value bin. According to bin approach, either MPS or LPS is selected and the binary arithmetic encoding is performed. Critical path caused by repeated operation is reduced by using the LUT and designed as a shift operation which decreases hardware size and not using memory. The proposed Binary Arithmetic Encoder of CABAC is designed using Verilog-HDL and it was implemented in 65nm technology. Its gate count is 3.17k and operating speed is 1.53GHz.

  • PDF

A Lightweight Hardware Implementation of ECC Processor Supporting NIST Elliptic Curves over GF(2m) (GF(2m) 상의 NIST 타원곡선을 지원하는 ECC 프로세서의 경량 하드웨어 구현)

  • Lee, Sang-Hyun;Shin, Kyung-Wook
    • Journal of IKEEE
    • /
    • v.23 no.1
    • /
    • pp.58-67
    • /
    • 2019
  • A design of an elliptic curve cryptography (ECC) processor that supports both pseudo-random curves and Koblitz curves over $GF(2^m)$ defined by the NIST standard is described in this paper. A finite field arithmetic circuit based on a word-based Montgomery multiplier was designed to support five key lengths using a datapath of fixed size, as well as to achieve a lightweight hardware implementation. In addition, Lopez-Dahab's coordinate system was adopted to remove the finite field division operation. The ECC processor was implemented in the FPGA verification platform and the hardware operation was verified by Elliptic Curve Diffie-Hellman (ECDH) key exchange protocol operation. The ECC processor that was synthesized with a 180-nm CMOS cell library occupied 10,674 gate equivalents (GEs) and a dual-port RAM of 9 kbits, and the maximum clock frequency was estimated at 154 MHz. The scalar multiplication operation over the 223-bit pseudo-random elliptic curve takes 1,112,221 clock cycles and has a throughput of 32.3 kbps.

Design of an Efficient AES-ARIA Processor using Resource Sharing Technique (자원 공유기법을 이용한 AES-ARIA 연산기의 효율적인 설계)

  • Koo, Bon-Seok;Ryu, Gwon-Ho;Chang, Tae-Joo;Lee, Sang-Jin
    • Journal of the Korea Institute of Information Security & Cryptology
    • /
    • v.18 no.6A
    • /
    • pp.39-49
    • /
    • 2008
  • AEA and ARIA are next generation standard block cipher of US and Korea, respectively, and these algorithms are used in various fields including smart cards, electronic passport, and etc. This paper addresses the first efficient unified hardware architecture of AES and ARIA, and shows the implementation results with 0.25um CMOS library. We designed shared S-boxes based on composite filed arithmetic for both algorithms, and also extracted common terms of the permutation matrices of both algorithms. With the $0.25-{\mu}m$ CMOS technology, our processor occupies 19,056 gate counts which is 32% decreased size from discrete implementations, and it uses 11 clock cycles and 16 cycles for AES and ARIA encryption, which shows 720 and 1,047 Mbps, respectively.

Effect of Hydrogen Dilution Ratio and Crystallinity of nc-Si:H Thin Film on Realizing High Mobility TFTs (고이동도 TFTs 구현에 nc-Si:H 박막의 수소 희석비와 결정성이 미치는 영향)

  • Choi, Jiwon;Kim, Taeyong;Pham, Duy phong;Jo, Jaewoong;Cui, Ziyang;Xin, Dongxu;Yi, Junsin
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.34 no.4
    • /
    • pp.246-250
    • /
    • 2021
  • TFTs technologies with as high mobility as possible is essential for high-performance large displays. TFTs using nanocrystalline silicon thin films can achieve higher mobility. In this work, the change of the crystalline volume fraction at different hydrogen dilution ratios was investigated by depositing nc-Si:H thin films using PECVD. It was observed that increasing hydrogen dilution ratio increased not only the crystalline volume fraction but also the crystallite size. The thin films with a high crystalline volume fraction (55%) and a low defect density (1017 cm-3·eV-1) were used as top gate TFTs channel layer, leading to a high mobility (55 cm2/V·s). We suggest that TFTs of high mobility to meet the need of display industries can be benefited by the formation of thin film with high crystalline volume fraction as well as low defect density as a channel layer.

A High-Performance ECC Processor Supporting Multiple Field Sizes over GF(p) (GF(p) 상의 다중 체 크기를 지원하는 고성능 ECC 프로세서)

  • Choe, Jun-Yeong;Shin, Kyung-Wook
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.25 no.3
    • /
    • pp.419-426
    • /
    • 2021
  • A high-performance elliptic curve cryptography processor (HP-ECCP) was designed to support five field sizes of 192, 224, 256, 384 and 521 bits over GF(p) defined in NIST FIPS 186-2, and it provides eight modes of arithmetic operations including ECPSM, ECPA, ECPD, MA, MS, MM, MI and MD. In order to make the HP-ECCP resistant to side-channel attacks, a modified left-to-right binary algorithm was used, in which point addition and point doubling operations are uniformly performed regardless of the Hamming weight of private key used for ECPSM. In addition, Karatsuba-Ofman multiplication algorithm (KOMA), Lazy reduction and Nikhilam division algorithms were adopted for designing high-performance modular multiplier that is the core arithmetic block for elliptic curve point operations. The HP-ECCP synthesized using a 180-nm CMOS cell library occupied 620,846 gate equivalents with a clock frequency of 67 MHz, and it was evaluated that an ECPSM with a field size of 256 bits can be computed 2,200 times per second.

Implementation of FPGA-based Accelerator for GRU Inference with Structured Compression (구조적 압축을 통한 FPGA 기반 GRU 추론 가속기 설계)

  • Chae, Byeong-Cheol
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.26 no.6
    • /
    • pp.850-858
    • /
    • 2022
  • To deploy Gate Recurrent Units (GRU) on resource-constrained embedded devices, this paper presents a reconfigurable FPGA-based GRU accelerator that enables structured compression. Firstly, a dense GRU model is significantly reduced in size by hybrid quantization and structured top-k pruning. Secondly, the energy consumption on external memory access is greatly reduced by the proposed reuse computing pattern. Finally, the accelerator can handle a structured sparse model that benefits from the algorithm-hardware co-design workflows. Moreover, inference tasks can be flexibly performed using all functional dimensions, sequence length, and number of layers. Implemented on the Intel DE1-SoC FPGA, the proposed accelerator achieves 45.01 GOPs in a structured sparse GRU network without batching. Compared to the implementation of CPU and GPU, low-cost FPGA accelerator achieves 57 and 30x improvements in latency, 300 and 23.44x improvements in energy efficiency, respectively. Thus, the proposed accelerator is utilized as an early study of real-time embedded applications, demonstrating the potential for further development in the future.

Microcode based Controller for Compact CNN Accelerators Aimed at Mobile Devices (모바일 디바이스를 위한 소형 CNN 가속기의 마이크로코드 기반 컨트롤러)

  • Na, Yong-Seok;Son, Hyun-Wook;Kim, Hyung-Won
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.26 no.3
    • /
    • pp.355-366
    • /
    • 2022
  • This paper proposes a microcode-based neural network accelerator controller for artificial intelligence accelerators that can be reconstructed using a programmable architecture and provide the advantages of low-power and ultra-small chip size. In order for the target accelerator to support various neural network models, the neural network model can be converted into microcode through microcode compiler and mounted on accelerator to control the operators of the accelerator such as datapath and memory access. While the proposed controller and accelerator can run various CNN models, in this paper, we tested them using the YOLOv2-Tiny CNN model. Using a system clock of 200 MHz, the Controller and accelerator achieved an inference time of 137.9 ms/image for VOC 2012 dataset to detect object, 99.5ms/image for mask detection dataset to detect wearing mask. When implementing an accelerator equipped with the proposed controller as a silicon chip, the gate count is 618,388, which corresponds to 65.5% reduction in chip area compared with an accelerator employing a CPU-based controller (RISC-V).

The effect of typhoon translation speed and landfall angle on the maximum surge height along the coastline

  • Qian, Xiaojuan;Son, Sangyoung
    • Proceedings of the Korea Water Resources Association Conference
    • /
    • 2021.06a
    • /
    • pp.153-153
    • /
    • 2021
  • Storm Storm event is one of major issues in South Korea due to devastating damage at its landfall. A series of statistical study on the historical typhoon records consistently insist that the typhoon translation speed (TS) is on slowdown trend annually, and thus provides an urgent topic in assessing the extreme storm surge under future climate change. Even though TS has been regarded as a principal contributor in storm surge dynamics, only a few studies have considered its impact on the storm surge. The landfall angle (LA), another key physical factor of storm surge also needs to be further investigated along with TS. This study aims to elucidate the interaction mechanism among TS, LA, coastal geometry, and storm surge synthetically by performing a series of simulations on the idealized geometries using Delft3D FM. In the simulation, various typhoons are set up according to different combinations of TS and LA, while their trajectories are assumed to be straight with the constant wind speed and the central pressure. Then, typhoons are subjected to make landfall over a set of idealized geometries that have different depth profiles and layouts (i.e., open coasts or bays). The simulation results show that: (i) For the open coasts, the maximum surge height (MSH) increases with increasing TS. (ii) For the constant bed level, a typhoon normal to the coastline resulted in peak MSH due to the lowest effect of the coastal wave. (iii) For the continental shelf with different widths, the slow-moving typhoon will generate the peak MSH around a small LA as the shelf width becomes narrow. (iv) For the bay, MSH enlarges with the ratio of L/E (the length of main-bay axis /gate size) dropping, while the greatest MSH is at L/E=1. These findings suggest that a fast-moving typhoon perpendicular to the coastline over a broad continental shelf will likely generate the extreme storm surge hazard in the future, as well as the slow-moving typhoon will make an acute landfall over a narrow continental shelf.

  • PDF

A Study on the Representations of an Bell Chamber in Namhansansung (남한산성 종(鐘)과 종각(鐘閣) 복원을 위한 연구)

  • Lee, Jin-Hyang;Kim, Dae-Ho;Lee, Jae-Keun
    • Journal of the Korean Institute of Traditional Landscape Architecture
    • /
    • v.28 no.4
    • /
    • pp.120-126
    • /
    • 2010
  • As the importance of an historical area is getting increased in these days, the reconstruction of an bell chamber in Namhansansung has significant historial, educational and cultural meaning. The purpose of this study, as a study on an bell chamber in Namhansansung, is to assume an original location of the bell chamber and identify the size and shape of the original bell chamber through literature study, site inspection, and analysis on old maps. In addition, this study could provide useful information when new bell chamber is constructed. According to the literature study, site inspections(5 times) and analysis on old maps, the original bell chamber is assumed to locate near current Oroji tea house at the rotary, where was in the area of Hanggung. With regard to the traffic system, it is assume that there was an old road along with the current local road No.342 connecting the South Gate with North Gate and a Y or T shape intersection connecting the site of old bell chamber with the north. In addition, there was a government office street from the old bell chamber to Hanggung. The shape of old bell chamber is assumed to have Paljak or Woojingak roof. Samo roof was not found in all the five maps. Regarding the direction of bell chamber, three maps indicate that it faces the East and two maps show that it faces the South. Therefore, it is assumed that the length and width of the roof have similar size. However, a new bell chamber should face the East, which is the same direction with Hanggung. As there is a record which states that a bell in the Cheonheoungsa, Seonggeosan, Cheonan was used as a Namhansansung's bell when the Cheonheoungsa was closed, this study suggests that new Namansansung's bell should be built, considering histroical value and artistry of Cheonheoungsa's bell. This study is a basic research for the reconstruction of Namhansansung in 2009. However, as reconstruction of historical assets should be based on thorough historical evidences. Therefore, more detail researches by a indicator analysis are left for the topic of future studies.