• Title/Summary/Keyword: Gate Dielectrics

Search Result 166, Processing Time 0.024 seconds

Planarization Effect of Steam Densified BPSG Film in HCl Atmosphere (HCl분위기에서 증기열처리된 BPSG 막의 평탄화효과에 관한 연구)

  • 김동현
    • Journal of the Korean Ceramic Society
    • /
    • v.23 no.4
    • /
    • pp.55-61
    • /
    • 1986
  • Phosphosilicate glass(PSG) films have been used as fusable deposited dielectrics in silicon gate MOS integrated circuits. But in this experiment BPSG(borophosphosilicate glass) will be optimized for more efficient utilization of the reactants. The BPSG films were deposited on silicon wafers by the oxidation of the hydrides at 430$^{\circ}$C in conventional atmospheric-pressure chemical-vapor-deposition (CVD) systems. Physical and chemical properties of CVD BPSG films have been characterized both for as-deposited and for fused films The. relationship between deposited BPSG film composition and infra-red absorption solution etch rate and fusion temperature is discussed and examples of BPSG composition that can be fused at 900~95$0^{\circ}C$ and 800~85$0^{\circ}C$ are given. In addition to having lower fusion temperature than PSG films BPSG films have lower as-deposited intrinsic tensile stress and low aqueous chemical etch rate they have been considered for applications where these characteristics are advantageous.

  • PDF

Low Hysteresis Organic Thin Film Transistors with Modified Photocrosslinkable Poly (4-vinylphenol)

  • Kim, Doo-Hyun;Kim, Hyoung-Jin;Kim, Byung-Uk;Kim, We-Yong;Kim, Ho-Jin;Hong, Mun-Pyo
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2009.10a
    • /
    • pp.563-565
    • /
    • 2009
  • We introduce the new modification approaches of photocrosslinkable poly (4-vinylphenol) (PVP) for low hysteresis organic thin film transistors (OTFTs). The dielectric layers were composed of different PVP resin, low molecular melamine, and halogen free photo-initiator. The low hysteresis OTFT from one of the organic gate dielectrics has been realized. The electrical performance of low hysteresis OTFT with photocrosslinkable PVP exhibited a field-effect mobility of 0.2 cm2/Vs, a threshold voltage of - 0.04V, hysteresis of 0.4V.

  • PDF

Programming Characteristics of the Multi-bit Devices Based on SONOS Structure (SONOS 구조를 갖는 멀티 비트 소자의 프로그래밍 특성)

  • 김주연
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.16 no.9
    • /
    • pp.771-774
    • /
    • 2003
  • In this paper, the programming characteristics of the multi-bit devices based on SONOS structure are investigated. Our devices have been fabricated by 0.35 $\mu\textrm{m}$ complementary metal-oxide-semiconductor (CMOS) process with LOCOS isolation. In order to achieve the multi-bit operation per cell, charges must be locally frapped in the nitride layer above the channel near the source-drain junction. Programming method is selected by Channel Hot Electron (CUE) injection which is available for localized trap in nitride film. To demonstrate CHE injection, substrate current (Isub) and one-shot programming curve are investigated. The multi-bit operation which stores two-bit per cell is investigated. Also, Hot Hole(HH) injection for fast erasing is used. The fabricated SONOS devices have ultra-thinner gate dielectrics and then have lower programming voltage, simpler process and better scalability compared to any other multi-bit storage Flash memory. Our programming characteristics are shown to be the most promising for the multi-bit flash memory.

Property Variations of ZnO-based MOS Capacitor with Preparation Conditions (ZnO를 사용한 MOS 커패시터의 제작 조건에 따른 특성 변화)

  • Nam, H.G.;Tang, W.M.
    • Journal of the Semiconductor & Display Technology
    • /
    • v.9 no.3
    • /
    • pp.75-78
    • /
    • 2010
  • In this study we investigated the electrical properties of ZnO-based MOS capacitor with $HfO_2$ as the gate dielectric. MIM capacitor, which uses either $HfO_2$ or $Al_2O_3$ as the dielectric layer, is also studied to understand the dependency of the dielectrics on the preparation conditions. It was found that thinner $HfO_2$ films yield better electrical properties, namely lower leakage current and higher breakdown electric field. These properties were observed to deteriorate when subsequently annealed. Capacitance in the depletion region of MOS capacitor was found to increase with UV ozone treatment time up to 60min. However, when the treatment time was extended to 120min, the trend is reversed. The 'threshold voltage' was also observed to positively shift with UV ozone treatment time up to 60min. The shift apparently saturated for longer treatment.

Improvement of Operating Stabilities in Organic Field-Effect Transistors by Surface Modification on Polymeric Parylene Dielectrics (Parylene 고분자 유전체 표면제어를 통한 OFET의 소자 안정성 향상 연구)

  • Seo, Jungyoon;Oh, Seungteak;Choi, Giheon;Lee, Hwasung
    • Journal of Adhesion and Interface
    • /
    • v.22 no.3
    • /
    • pp.91-97
    • /
    • 2021
  • By introducing an organic interlayer on the Parylene C dielectric surface, the electrical device performances and the operating stabilities of organic field-effect transistors (OFETs) were improved. To achieve this goal, hexamethyldisilazane (HMDS) and octadecyltrichlorosilane (ODTS), as the organic interlayer materials, were used to control the surface energy of the Parylene C dielectrics. For the bare case used with the pristine Parylene C dielectrics, the field-effect mobility (μFET) and threshold voltage (Vth) of dinaphtho[2,3-b:2',3'-f ]thieno[3,2-b]- thiophene (DNTT) FET devices were measured at 0.12 cm2V-1s-1 and - 5.23 V, respectively. On the other hand, the OFET devices with HMDS- and ODTS-modified cases showed the improved μFET values of 0.32 and 0.34 cm2V-1s-1, respectively. More important point is that the μFET and Vth of the DNTT FET device with the ODTS-modified Parylene C dielectric presented the smallest changes during a repeated measurement of 1000 times, implying that it has the most stable operating stability. The results could be meaned that the organic interlayer, especially ODTS, effectively covers the Parylene C dielectric surface with alkyl chains and reduces the charge trapping at the interface region between active layer and dielectric, thereby improving the electrical operating stability.

Device Design Guideline to Reduce the Threshold Voltage Variation with Fin Width in Junctionless MuGFETs (핀 폭에 따른 문턱전압 변화를 줄이기 위한 무접합 MuGFET 소자설계 가이드라인)

  • Lee, Seung-Min;Park, Jong-Tae
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.18 no.1
    • /
    • pp.135-141
    • /
    • 2014
  • In this paper, the device design guideline to reduce the threshold voltage variation with fin width in junctionless MuGFET has been suggested. It has been observed that the threshold voltage variation was increased with increase of fin width in junctionless MuGFETs. To reduce the threshold voltage variation with fin width in junctionless MuGFETs, 3-dimensional device simulation with different gate dielectric materials, silicon film thickness, and an optimized fin number has been performed. The simulation results showed that the threshold voltage variation can be reduced by the gate dielectric materials with a high dielectric constant such as $La_2O_3$ and the silicon film with ultra-thin thickness even though the fin width is increased. Particularly, the reduction of the threshold voltage variation and the subthreshold slope by reducing the fin width and increasing the fin numbers is known the optimized device design guideline in junctionless MuGFETs.

Long-term Air Stability of Small Molecules passivated-Graphene Field Effect Transistors

  • Shin, Dong Heon;Kim, Yoon Jeong;Kim, Sang Jin;Moon, Byung Joon;Oh, Yelin;Ahn, Seokhoon;Bae, Sukang
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2016.02a
    • /
    • pp.237.1-237.1
    • /
    • 2016
  • Electrical properties of graphene-based field effect transistors (G-FETs) can be degraded in ambient conditions owing to physisorbed oxygen or water molecules on the graphene surface. Passivation technique is one of a fascinating strategy for fabrication of G-FETs, which allows to sustain electrical properties of graphene in the long term without disrupting its inherent properties: transparency, flexibility and thinness. Ironically, despite its importance in producing high performance graphene devices, this method has been much less studied compared to patterning or device fabrication processes. Here we report a novel surface passivation method by using atomically thin self-assembled alkane layers such as C18- NH2, C18-Br and C36 to prevent unintentional doping effects that can suppress the degradation of electrical properties. In each passivated device, we observe a shift in charge neutral point to near zero gate voltage and it maintains the device performance for 1 year. In addition, the fabricated PG-FETs on a plastic substrate with ion-gel gate dielectrics exhibit not only mechanical flexibility but also long-term stability in ambient conditions. Therefore, we believe that these highly transparent and ultra-thin passivation layers can become a promising candidate in a wide range of graphene based electronic applications.

  • PDF

Deposition and Characterization of $HfO_2/SiNx$ Stack-Gate Dielectrics Using MOCVD (MOCVD를 이용한 $HfO_2/SiNx$ 게이트 절연막의 증착 및 물성)

  • Lee Taeho;Oh Jaemin;Ahn Jinho
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.11 no.2 s.31
    • /
    • pp.29-35
    • /
    • 2004
  • Hafnium-oxide gate dielectric films deposited by a metal organic chemical vapor deposition technique on a $N_2-plasma$ treated SiNx and a hydrogen-terminated Si substrate have been investigated. In the case of $HfO_2$ film deposited on a hydrogen-terminated Si substrate, suppressed crystallization with effective carbon impurity reduction was obtained at $450^{\circ}C$. X-ray photoelectron spectroscopy indicated that the interface layer was Hf-silicate rather than phase separated Hf-silicide and silicon oxide structure. Capacitance-voltage measurements show equivalent oxide thickness of about 2.6nm for a 5.0 nm $HfO_2/Si$ single layer capacitor and of about 2.7 nm for a 5.7 nm $HfO_2/SiNx/Si$ stack capacitor. TEM shows that the interface of the stack capacitor is stable up to $900^{\circ}C$ for 30 sec.

  • PDF

Electrically Stable Transparent Complementary Inverter with Organic-inorganic Nano-hybrid Dielectrics

  • Oh, Min-Suk;Lee, Ki-Moon;Lee, Kwang-H.;Cha, Sung-Hoon;Lee, Byoung-H.;Sung, Myung-M.;Im, Seong-Il
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2008.10a
    • /
    • pp.620-621
    • /
    • 2008
  • Transparent electronics has been one of the key terminologies forecasting the ubiquitous technology era. Several researchers have thus extensively developed transparent oxide-based thin-film transistors (TFTs) on glass and plastic substrates although in general high voltage operating devices have been mainly studied considering transparent display drivers. However, low voltage operating oxide TFTs with transparent electrodes are very necessary if we are aiming at logic circuit applications, for which transparent complementary or one-type channel inverters are required. The most effective and low power consuming inverter should be a form of complementary p-channel and n-channel transistors but real application of those complementary TFT inverters also requires electrical- and even photo-stabilities. Since p-type oxide TFTs have not been developed yet, we previously adopted organic pentacene TFTs for the p-channel while ZnO TFTs were chosen for n-channel on sputter-deposited $AlO_x$ film. As a result, decent inverting behavior was achieved but some electrical gate instability was unavoidable at the ZnO/$AlO_x$ channel interface. Here, considering such gate instability issues we have designed a unique transparent complementary TFT (CTFTs) inverter structure with top n-ZnO channel and bottom p-pentacene channel based on 12 nm-thin nano-oxide/self assembled monolayer laminated dielectric, which has a large dielectric strength comparable to that of thin film amorphous $Al_2O_3$. Our transparent CTFT inverter well operate under 3 V, demonstrating a maximum voltage gain of ~20, good electrical and even photoelectric stabilities. The device transmittance was over 60 % and this type of transparent inverter has never been reported, to the best of our limited knowledge.

  • PDF

Properties of the oxynitride films prepared by reoxidation of thermal oxide in $N_2O$ ($N_2O$ 가스에서 열산화막의 재산화에 의해 형성된 oxynitride막의 특성)

  • Bae, Sung-Sig;Lee, Cheol-In;Choi, Hyun-Sik;Seo, Yong-Jin;Kim, Tae-Hyung;Kim, Chang-Il;Chang, Eui-Goo
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 1993.05a
    • /
    • pp.39-43
    • /
    • 1993
  • Electricial characteristics of gate dielectrics prepared by reoxidation of thermal $SiO_2$ in nitrous oxide gas have been investigated. 10 and 19nm-thick oxides were reoxidized at temperatures of $900-1000^{\circ}C$ for 10-60 min in $N_2O$ ambient. As reoxidation proceeds, it is shown that nitrogen concentration at $Si/SiO_2$ interface increases gradually through the AES analysis. Nitrogen pile-up at $Si/SiO_2$ interface acts as a oxidant diffusion barrier that reduces the oxidation rate significantly. And it not only strengthen oxynitride structure at the interface but improve the gate dielectric qualities. Reliabilities of oxynitride films are conformed by the breakdown distributions and constant current stress technique. Therefore, the oxynitride films made by this process show a good promise for future ULSI applications.

  • PDF