• Title/Summary/Keyword: Flip chip bonding

Search Result 147, Processing Time 0.038 seconds

A New COG Technique Using Solder Bumps for Flat Panel Display

  • Lee, Min-Seok;Kang, Un-Byoung;Kim, Young-Ho
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2003.07a
    • /
    • pp.1005-1008
    • /
    • 2003
  • We report a new FCOG (flip chip on glass) technique using solder bumps for display packaging applications. The In and Sn solder bumps of 40 ${\mu}m$ pitches were formed on Si and glass substrate. The In and Sn bumps were bonded at 125 at the pressure of 3 mN/bump. The metallurgical bonding was confirmed using cross-sectional SEM. The contact resistance of the solder joint was 65 $m{\Omega}$ which was much lower than that of the joint made using the conventional ACF bonding technique. We demonstrate that the new COG technique using solder bump to bump direct bonding can be applied to advanced LCDs that lead to require higher quality, better resolution, and lower power consumption.

  • PDF

Contact Resistance of the Flip-Chip Joints Processed with Cu Mushroom Bumps (Cu 머쉬룸 범프를 적용한 플립칩 접속부의 접속저항)

  • Park, Sun-Hee;Oh, Tae-Sung
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.15 no.3
    • /
    • pp.9-17
    • /
    • 2008
  • Cu mushroom bumps were formed by electrodeposition and flip-chip bonded to Sn substrate pads. Contact resistances of the Cu-mushroom-bump joints were measured and compared with those of the Sn-planar-bump joints. The Cu-mushroom-bump joints, processed at bonding stresses ranging from 19.1 to 95.2 MPa, exhibited contact resistances near $15m\Omega$/bump. Superior contact-resistance characteristics to those of the Sn-planar-bump joints were obtained with the Cu-mushroom-bump joints. Contact resistance of the Cu-mushroom-bump joints was not dependent upon the thickness of the as-elecroplated Sn-capcoating layer ranging from $1{\mu}m$ to $4{\mu}m$. When the Sn-cap-coating layer was reflowed, however, the contact resistance was greatly affected by the thickness and the reflow time of the Sn-cap-coating layer.

  • PDF

Development of New COG Technique Using Eutectic Bi-Sn and In-Ag Solder Bumps for Flat Panel Display

  • Kang, Un-Byoung;Kim, Young-Ho
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2002.08a
    • /
    • pp.270-274
    • /
    • 2002
  • We have developed a new COG technique using flip chip solder joining technology for excellent resolution and high quality LCD panels. Using the eutectic Bi-Sn and the eutectic In-Ag solder bumps of 50-80 ${\mu}m$ pitch sizes, a ultrafine interconnection between IC and glass substrate was successfully made at or below $160^{\circ}C$. The contact resistance and reliability of Bi-Sn solder joint showed the superiority over the conventional ACF bonding.

  • PDF

Flexible and Embedded Packaging of Thinned Silicon Chip (초 박형 실리콘 칩을 이용한 유연 패키징 기술 및 집적 회로 삽입형 패키징 기술)

  • 이태희;신규호;김용준
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.11 no.1
    • /
    • pp.29-36
    • /
    • 2004
  • A flexible packaging scheme, which includes chip packaging, has been developed using a thinned silicon chip. Mechanical characteristics of thinned silicon chips are examined by bending tests and finite element analysis. Thinned silicon chips (t<30 $\mu\textrm{m}$) are fabricated by chemical etching process to avoid possible surface damages on them. And the chips are stacked directly on $Kapton^{Kapton}$film by thermal compressive bonding. The low height difference between the thinned silicon chip and $Kapton^{Kapton}$film allows electroplating for electrical interconnection method. Because the 'Chip' is embedded in the flexible substrate, higher packaging density and wearability can be achieved by maximized usable packaging area.

  • PDF

Ultra-Wide-Band (UWB) Band-Pass-Filter for Wireless Applications from Silicon Integrated Passive Device (IPD) Technology

  • Lee, Yong-Taek;Liu, Kai;Frye, Robert;Kim, Hyun-Tai;Kim, Gwang;Aho, Billy
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.18 no.1
    • /
    • pp.41-47
    • /
    • 2011
  • Currently, there is widespread adoption of silicon-based technologies for the implementation of radio frequency (RF) integrated passive devices (IPDs) because of their low-cost, small footprint and high performance. Also, the need for high speed data transmission and reception coupled with the ever increasing demand for mobility in consumer devices has generated a great interest in low cost devices with smaller form-factors. The UWB BPF makes use of lumped IPD technology on a silicon substrate CSMP (Chip Scale Module Package). In this paper, this filter shows 2.0 dB insertion loss and 15 dB return loss from 7.0 GHz to 9.0 GHz. To the best of our knowledge, the UWB band-pass-filter developed in this paper has the smallest size ($1.4\;mm{\times}1.2\;mm{\times}0.40\;mm$) while achieving equivalent electrical performance.

Ni/Au Electroless Plating for Solder Bump Formation in Flip Chip (Flip Chip의 Solder Bump 형성을 위한 Ni/Au 무전해 도금 공정 연구)

  • Jo, Min-Gyo;O, Mu-Hyeong;Lee, Won-Hae;Park, Jong-Wan
    • Korean Journal of Materials Research
    • /
    • v.6 no.7
    • /
    • pp.700-708
    • /
    • 1996
  • Electroless plating technique was utilized to flip chip bonding to improve surface mount characteristics. Each step of plating procedure was studied in terms pf pH, plating temperature and plating time. Al patterned 4 inch Si wafers were used as substrstes and zincate was used as an activation solution. Heat treatment was carried out for all the specimens in the temperature range from room temperature to $400^{\circ}C$ for $30^{\circ}C$ minutes in a vacuum furnace. Homogeneous distribution of Zn particles of size was obtained by the zincate treatment with pH 13 ~ 13.5, solution concentration of 15 ~ 25% at room temperature. The plating rates for both Ni-P and Au electroless plating steps increased with increasing the plating temperature and pH. The main crystallization planes of the plated Au were found to be (111) a pH 7 and (200) and (111) at pH 9 independent of the annealing temperature.

  • PDF