• 제목/요약/키워드: Electrochemical etch-stop

검색결과 29건 처리시간 0.038초

TMAH/IPA/pyrazine용액에 있어서 전기화학적 식각정지법의 압력센서에의 응용 (Application of Electrochemical Etch-stop in TMAH/IPA/pyrazine Solution to Pressure Sensors)

  • 박진성;정귀상
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1998년도 춘계학술대회 논문집
    • /
    • pp.423-426
    • /
    • 1998
  • Piezoresistive pressure sensors have fabricated using electrochemical etch-stop technique. Si diaphragm having thickness of n-epi. layer was fabricated and used to detect pressure range from 0 to 1 kg/$\textrm{cm}^2$. Piezoresistors were diffused 3${\times}$10$\^$18/ cm$\^$-3/ and placed at diaphragm edge for maximum pressure detection. The characteristics of electrochemical etch-stop in TMAH/lPA/pyrazine solution were also discussed. I-V curves of n and p-type Si in TMAH/lPA/pyrazine solution were obtained. Etching rate is highest at optimum etching condition, TMAH 25wt.%/IPA 17vo1.%/pyrazine 0.1/100m1, thus the elapsed time of etch-stop was reduced.

  • PDF

SDB와 전기화학적 식각정지에 의한 매몰 cavity를 갖는 SOI구조의 제작 (Fabrication of SOI structures whit buried cavities by SDB and elelctrochemical etch-stop)

  • 강경두;정수태;류지구;정재훈;김길중;정귀상
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2000년도 추계학술대회 논문집
    • /
    • pp.579-582
    • /
    • 2000
  • This paper described on the fabrication of SOI(Si-on-insulator) structures with buried cavities by SDB technology and eletrochemical etch-stop. The cavity was fabricated the upper handling wafer by Si anisotropic etch technique. SDB process was performed to seal the fabricated cavity under vacuum condition at -760mmHg. In the SDB process, captured air and moisture inside of the cavities were removed by making channels towards outside. After annaling(100$0^{\circ}C$, 60 min.), the SDB SOI structure was thinned by electrochemical etch-stop. Finally, it was fabricated the SDB SOI structure with buried cavities as well as an accurate control and a good flatness.

  • PDF

블크 마이크로 머신용 미세구조물의 제작 (Fabrication of 3-dimensional microstructures for bulk micromachining)

  • 최성규;남효덕;정연식;류지구;정귀상
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2001년도 하계학술대회 논문집
    • /
    • pp.741-744
    • /
    • 2001
  • This paper described on the fabrication of microstructures by DRIE(Deep Reactive Ion Etching). SOI(Si-on-insulator) electric devices with buried cavities are fabricated by SDB technology and electrochemical etch-stop. The cavity was fabricated the upper handling wafer by Si anisotropic etch technique. SDB process was performed to seal the fabricated cavity under vacuum condition at -760 mm Hg. In the SDB process, captured air and moisture inside of the cavities were removed by making channels towards outside. After annealing(1000$^{\circ}C$, 60 min.), the SDB SOI structure was thinned by electrochemical etch-stop. Finally, it was fabricated microstructures by DRIE as well as a accurate thickness control and a good flatness.

  • PDF

SDB와 전기화학적 식각정지에 의한 블크 마이크로머신용 3차원 미세구조물 제작 (Fabrication of 3-dementional microstructures for bulk micromachining by SDB and electrochemical etch-stop)

  • 정연식;정귀상
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2001년도 하계학술대회 논문집 C
    • /
    • pp.1890-1892
    • /
    • 2001
  • This paper described on the fabrication of microstructures by DRIE(Deep Reactive Ion Etching). SOI(Si-on-insulator) electric devices with buried cavities are fabricated by SDB technology and electrochemical etch-stop. The cavity was fabricated the upper handling wafer by Si anisotropic etch technique. SDB process was performed to seal the fabricated cavity under vacuum condition at -750 mm Hg. In the SDB process, captured air and moisture inside of the cavities were removed by making channels towards outside. After annealing(1000$^{\circ}C$, 60 min.), the SDB SOI structure was thinned by electrochemical etch-stop. Finally, it was fabricated microstructures by DRIE as well as a accurate thickness control and a good flatness.

  • PDF

초소형정밀기계용 SOl구조의 제작 (Fabrication of SOl Structures For MEMS Application)

  • 정귀상;강경두;정수태
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2000년도 영호남학술대회 논문집
    • /
    • pp.301-306
    • /
    • 2000
  • This paper describes on the fabrication of a SOI substrate by SDB technology and electrochemical etch-stop. The surface of the thinned SDB SOI substrate is more uniform than that of grinding or polishing by mechanical method, and this process was found to be a very accurate method for SOI thickness control. During electrochemical etch-stop, leakage current versus voltage curves were measured for analysis of the open current potential(OCP) point, the passivation potential(PP) point and anodic passivation potential. The surface roughness and the controlled thickness selectivity of the fabricated a SDB SOI substrate were evaluated by using AFM and SEM, respectively.

  • PDF

TMAH/IPA/Pyrazine 수용액에서 전기화학적 식각정지법을 이용한 Si 기판의 미세가공 (Micromachining of Si substrate Using Electrochemical Etch-Stop in Aqueous TMAH/IPA/pyrazine Solution)

  • 박진성;정귀상
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1997년도 추계학술대회 논문집
    • /
    • pp.397-400
    • /
    • 1997
  • This paper presentes the characteristics of Si anisotropic etching and electrochemical etch-stop in aqueous TMAH/IPA/pyrazine solution. (100) Si etching rate of 0.747 $\mu\textrm{m}$/min which faster 86% than TMAH 25 wt.%/IPA 17 vol.% solution was obtained using best etching condition at TMAH 25 wt.%/IPA 17 vol.%/pyrazine 0.1 g and the etching rate of (100) Si was decreased with more additive quantity of pyrazine. I-V curve of p-type Si in TMAH/IPA/pyrazine was obtained. OCP(Open Circuit Potential) and PP(Passivation Potential) were -2 V and -0.9 V, respectively. Si diaphragms were obtained by electrochemical etch-stop in aqueous TMAH/IPA/pyrazine solution.

  • PDF

전기화학적 식각정지에 의한 SDB SOI의 박막화에 관한 연구 (A Study on thinning of SDB SOI by electrochemical etch-stop)

  • 김일명;이승준;강경두;정수태;주병권;정귀상
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1999년도 추계학술대회 논문집
    • /
    • pp.362-365
    • /
    • 1999
  • This paper describes on thinning SDB SOI substrates by SDB technology and electrochemical etch-stop. The surface of the fabricated SDB SOI substrates is more uniform than that grinding or polishing by mechanical method, and this process is possible to accurate SOI thickness control. During Electrochemical etch-stop, leakage current versus voltage curves were measured for analysis of the open current potential (OCP) point and the passivation potential (PP) poin and determinated to anodic substrates were analyzed by using AFM and SEM, respectivelv.

  • PDF

전기화학적 식각정지에 의한 SDB SOI의 박막화 (Thinning of SDB SOI by electrochemical etch-stop)

  • 정연식;정귀상
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2001년도 하계학술대회 논문집 C
    • /
    • pp.1369-1371
    • /
    • 2001
  • This paper describes on thinning SDB SOI substrates by SDB technology and Electro-chemical etch-stop. The surface of the fabricated SDB SOI substrates is more uniform than that grinding or polishing by mechanical method, and this process is possible to accurate SOI thickness control. During Electrochemical etch-stop, leakage current versus voltage curves were measured for analysis of the open current potential (OCP) point and the passivation potential (PP) poin and determinated to anodic passivation potential. The surface roughness and selectively controlled thickness of the fabricated SOI substrates were analyzed by using AFM and SEM, respectively.

  • PDF

SDB와 전기화학적 식각정지에 의한 마이크로 시스템용 매몰 공동을 갖는 SOI 구조의 제조 (Fabrication of SOI Structures with Buried Cavities for Microsystems SDB and Electrochemical Etch-stop)

  • 정귀상;강경두;최성규
    • 센서학회지
    • /
    • 제11권1호
    • /
    • pp.54-59
    • /
    • 2002
  • 본 논문은 Si기판 직접접합기술과 전기화학적 식각정지를 이용하여 마이크로 시스템용 매몰 공동을 갖는 SOI 구조물의 일괄제조에 대한 새로운 공정기술에 관한 것이다. 저비용의 전기화학적 식각정지법으로 SOI의 정확한 두께를 제어하였다. 핸들링 기판 위에서 Si 이방성 습식식각으로 공동을 제조하였다. 산화막을 갖는 두 장의 Si기판을 직접접합한 후, 고온 열처리($1000^{\circ}C$, 60분)를 시행하고 전기화학적 식각정지로 매몰 공동을 갖는 SDB SOI 구조를 박막화하였다. 제조된 SDB SOI 구조물 표면의 거칠기는 래핑과 폴리싱에 의한 기계적인 방법보다도 우수했다. 매몰 공동을 갖는 SDB SOI 구조는 새로운 마이크로 센서와 마이크로 엑츄에이터에 대단히 효과적이며 다양한 응용이 가능한 기판으로 사용될 것이다.

The Fabrication of SOB SOI Structures with Buried Cavity for Bulk Micro Machining Applications

  • Kim, Jae-Min;Lee, Jong-Chun;Chung, Gwiy-Sang
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2002년도 하계학술대회 논문집 Vol.3 No.2
    • /
    • pp.739-742
    • /
    • 2002
  • This paper described on the fabrication of microstructures by DRIE(deep reactive ion etching). SOI(Si-on-insulator) electric devices with buried cavities are fabricated by SDB technology and electrochemical etch-stop. The cavity was fabricated the upper handling wafer by Si anisotropic etch technique. SDB process was performed to seal the fabricated cavity under vacuum condition at -760 mmHg. In the SDB process, captured air and moisture inside of the cavities were removed by making channels towards outside. After annealing($1000^{\circ}C$, 60 min.), The SDB SOI structure was thinned by electrochemical etch-stop. Finally, it was fabricated microstructures by DRIE as well as an accurate thickness control and a good flatness.

  • PDF