• Title/Summary/Keyword: Communication Chip

Search Result 970, Processing Time 0.02 seconds

BER and Throughput Analyses of the Analytical Optimum Chip Waveform (해석적 최적 칩파형의 BER과 전송성능(Throughput) 분석)

  • Ryu, Heung-Gyoon;Chung, Ki-Ho;Lee, Dong-Hun
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.13 no.7
    • /
    • pp.641-648
    • /
    • 2002
  • The study on the chip waveform design to minimize multiple-access interference (MAI) and its performance evaluation are very important since chip waveform decides the signal quality and system capacity of the direct-sequence CDMA wireless communication system. This paper suggests the analytical chip waveform to minimize the MAI. The BER and throughput performances achieved by the proposed analytical optimum chip waveform are compared with those of the conventional chip waveforms in the Nakagami-m distribution frequency selective channel when the differential phase shift keying (DPSK) is employed in DS-CDMA system. From the numerical results, capacity and throughput are improved about 2 times and 1.4 times respectively when it is compared with the Kaiser chip waveform that is considered as one of the best in the conventional ones.

Design and Fabrication of Multilayer Chip Filter for Next Generation Mobile Communication Phone (차세대 이동통신 단말기에 이용되는 적층 칩 필터 설계 및 제작)

  • 이석원;윤중락
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.13 no.7
    • /
    • pp.583-591
    • /
    • 2000
  • It this paper the multilayer chip band pass filter for next generation mobile communication phone is fabricated and designed. For the design the multilayer chip filter of non-contented equivalent circuit and contented equivalent circuit with attenuation pole is presented. Finally it is fabricated and designed using the multilayer chip filter of contented equivalent circuit with attenuation pole. The size insertion loss center frequency and band width of multilayer chip filter are 4.5$\times$3.2$\times$2.0[mm], 3.0[d.B] and 1945$\pm$25 MHz respectively. The multilayer chip filter was fabricated by screen printing with Ag electrode after tape casting. Simulation results of multilayer chip filter are compared with experimental results and found to be in excellent agreements.

  • PDF

Analysis of the Chip Waveforms for LPI Communication

  • Maing, Jun-Ho;Ryu, Heung-Gyoon;Lee, Dae-Il
    • Journal of electromagnetic engineering and science
    • /
    • v.4 no.2
    • /
    • pp.63-67
    • /
    • 2004
  • DAM(Delay-And-Multiplier) intercept receiver usually detects the symbol rate of the transmitted DS spread spectrum signal for the feature extraction. It is important for secure communication to reduce the normalized output signal-to-noise ratio that is generated at the DAM intercept receiver as a measure of detectability. In this paper, several kinds of chip waveforms are novelly analyzed for LPI(Low-Probability of Intercept) communication against DAM intercept receiver. Consequently, it is shown that the rectangular chip waveform shows the best LPI performance in the bandwidth of 2/$T_c$TEX>, 4/$T_c$TEX>, and 6/$T_c$TEX>/. Except the rectangular waveform, kaiser chip waveform show better LPI performance than the other waveforms in the bandwidth of 4/$T_c$TEX> and 6/$T_c$TEX>.

Performance Analysis for MPEG-4 Video Codec Based on On-Chip Network

  • Chang, June-Young;Kim, Won-Jong;Bae, Young-Hwan;Han, Jin-Ho;Cho, Han-Jin;Jung, Hee-Bum
    • ETRI Journal
    • /
    • v.27 no.5
    • /
    • pp.497-503
    • /
    • 2005
  • In this paper, we present a performance analysis for an MPEG-4 video codec based on the on-chip network communication architecture. The existing on-chip buses of system-on-a-chip (SoC) have some limitation on data traffic bandwidth since a large number of silicon IPs share the bus. An on-chip network is introduced to solve the problem of on-chip buses, in which the concept of a computer network is applied to the communication architecture of SoC. We compared the performance of the MPEG-4 video codec based on the on-chip network and Advanced Micro-controller Bus Architecture (AMBA) on-chip bus. Experimental results show that the performance of the MPEG-4 video codec based on the on-chip network is improved over 50% compared to the design based on a multi-layer AMBA bus.

  • PDF

SNP: A New On-Chip Communication Protocol for SoC (SNP : 시스템 온 칩을 위한 새로운 통신 프로토콜)

  • Lee Jaesung;Lee Hyuk-Jae;Lee Chanho
    • Journal of KIISE:Computer Systems and Theory
    • /
    • v.32 no.9
    • /
    • pp.465-474
    • /
    • 2005
  • For high density SoC design, on-chip communication based on bus interconnection encounters bandwidth limitation while an NoC(Network-on-Chip) approach suffers from unacceptable complexity in its Implementation. This paper introduces a new on-chip communication protocol, SNP (SoC Network Protocol) to overcome these problems. In SNP, conventional on-chip bus signals are categorized into three groups, control, address, and data and only one set of wires is used to transmit all three groups of signals, resulting in the dramatic decrease of the number of wires. SNP efficiently supports master-master communication as well as master-slave communication with symmetric channels. A sequencing rule of signal groups is defined as a part of SNP specification and a phase-restoration feature is proposed to avoid redundant signals transmitted repeatedly over back-to-back transactions. Simulation results show that SNP provides about the same bandwidth with only $54\%$ of wires when compared with AMBA AHB.

Optimal Design of Network-on-Chip Communication Sturcture (Network-on-Chip에서의 최적 통신구조 설계)

  • Yoon, Joo-Hyeong;Hwang, Young-Si;Chung, Ki-Seok
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.44 no.8
    • /
    • pp.80-88
    • /
    • 2007
  • High adaptability and scalability are two critical issues in implementing a very complex system in a single chip. To obtain high adaptability and scalability, novel system design methodology known as communication-based system design has gained large attention from SoC designers. NoC (Network-on-Chip) is such an on-chip communication-based design approach for the next generation SoC design. To provide high adaptability and scalability, NoCs employ network interfaces and routers as their main communication structures and transmit and receive packetized data over such structures. However, data packetization, and routing overhead in terms of run time and area may cost too much compared with conventional SoC communication structure. Therefore, in this research, we propose a novel methodology which automatically generates a hybrid communication structure. In this work, we map traditional pin-to-pin wiring structure for frequent and timing critical communication, and map flexible and scalable structure for infrequent, or highly variable communication patterns. Even though, we simplify the communication structure significantly through our algorithm the connectivity or the scalability of the communication modules are almost maintained as the original NoC design. Using this method, we could improve the timing performance by 49.19%, and the area taken by the communication structure has been reduced by 24.03%.

A Deadlock Free Router Design for Network-on-Chip Architecture (NOC 구조용 교착상태 없는 라우터 설계)

  • Agarwal, Ankur;Mustafa, Mehmet;Shiuku, Ravi;Pandya, A.S.;Lho, Young-Ugh
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.11 no.4
    • /
    • pp.696-706
    • /
    • 2007
  • Multiprocessor system on chip (MPSoC) platform has set a new innovative trend for the System on Chip (SoC) design. With the rapidly approaching billion transistors era, some of the main problem in deep sub-micron technologies characterized by gate lengths in the range of 60-90 nm will arise from non scalable wire delays, errors in signal integrity and un-synchronized communication. These problems may be addressed by the use of Network on Chip (NOC) architecture for future SoC. Most future SoCs will use network architecture and a packet based communication protocol for on chip communication. This paper presents an adaptive wormhole routing with proactive turn prohibition to guarantee deadlock free on chip communication for NOC architecture. It shows a simple muting architecture with five full-duplex, flit-wide communication channels. We provide simulation results for message latency and compare results with those of dimension ordered techniques operating at the same link rates.

Energy-efficient Custom Topology Generation for Link-failure-aware Network-on-chip in Voltage-frequency Island Regime

  • Li, Chang-Lin;Yoo, Jae-Chern;Han, Tae Hee
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.16 no.6
    • /
    • pp.832-841
    • /
    • 2016
  • The voltage-frequency island (VFI) design paradigm has strong potential for achieving high energy efficiency in communication centric manycore system-on-chip (SoC) design called network-on-chip (NoC). However, because of the diminished scaling of wire-dimension and supply voltage as well as threshold voltage in modern CMOS technology, the vulnerability to link failure in VFI NoC is becoming a crucial challenge. In this paper, we propose an energy-optimized topology generation technique for VFI NoC to cope with permanent link failures. Based on the energy consumption model, we exploit the on-chip communication traffic patterns and characteristics of link failures in the early design stage to accommodate diverse applications and architectures. Experimental results using a number of multimedia application benchmarks show the effectiveness of the proposed three-step custom topology generation method in terms of energy consumption and latency without any degradation in the fault coverage metric.

Capacity Improvement of BS-CDMA System by Spectrum Overlapping Method between Adjacent Channels

  • Kim, Yun-Young;Lee, Dong-Hun;An, Byeong-Rok;Chung, Ki-Ho;Ryu, Heung-Gyoon
    • Journal of electromagnetic engineering and science
    • /
    • v.1 no.2
    • /
    • pp.120-125
    • /
    • 2001
  • The capacity improvement in the DS-CDMA system can be obtained by allowing spectrum-overlap between adjacent channels. In this paper, an analysis for capacity improvement is newly considered according to the various chip waveforms in the partial spectrum-overlapped DS-CDMA system. Optimum-overlapping ratio is numerically found to obtain maximum capacity improvement for each chip waveform. Assuming the bandwidth containing 95% of the total power, i.e., 95% power bandwidth, rectangular chip waveform has the largest capacity improvement in the considered chip waveforms and then the amount of improvement is 136.5% at overlapping ratio 1.5 for BER = $10^{-3}$TEX> . Furthermore, as the required BER becomes lower, the capacity improvement gets smaller for a1l of chip waveforms. For the unequal power channels, it is shown that the larger capacity improvement is achieved as the power of desired channel becomes larger than that of adjacent channels. And the capacity improvement can be obtained even though the desired channel power is lower than the adjacent channel power.

  • PDF

Performance Analysis for Multimedia Video Codec on On-Chip Network (온칩 네트워크 기반 멀티미디어 비디오 코덱 성능 분석)

  • Chang, J.Y.;Kim, W.J.;Byun, K.J.;Eum, N.W.
    • Smart Media Journal
    • /
    • v.1 no.1
    • /
    • pp.27-35
    • /
    • 2012
  • In this paper, the performance analysis for multimedia video codec(MPEG-4, H.264) on on-chip network communication architecture is presented. The On-Chip Network (OCN) is the new communication architecture of multimedia SoC design that overcomes the limits of On-Chip Bus architecture by providing higher data traffic bandwidth, reusability and higher scalability. We compared the performance of MPEG-4, H.264 decoder based on-chip network and AMBA on-chip bus. Experimental results show that the performance of MPEG-4, H.264 based on on-chip network is improved over 33~56% compared to the design based on AMBA on-chip bus.

  • PDF