• Title/Summary/Keyword: CMOS Fabrication process

Search Result 113, Processing Time 0.023 seconds

Fabrication of Schottky diodes for RFID tag integration using Standard $0.18{\mu}m$ CMOS process (RFID tag 집적화를 위한 $0.18{\mu}m$ 표준 CMOS 공정을 이용한 쇼트키 다이오드의 제작)

  • Shim, Dong-Sik;Min, Young-hun
    • Proceedings of the IEEK Conference
    • /
    • 2006.06a
    • /
    • pp.591-592
    • /
    • 2006
  • Schottky diodes for Radio-frequency identification (RFID) tag integration on chip were designed and fabricated using Samsung electronics System LSI standard $0.18{\mu}m$ CMOS process. Schottky diodes were designed as interdigitated fingers array by CMOS layout design rule. 64 types of Schottky diode were designed and fabricated with the variation of finger width, length and numbers with a $0.6{\mu}m$ guard ring enclosing n-well. Titanium was used as Schottky contact metal to lower the Schottky barrier height. Barrier height of the fabricated Schottky diode was 0.57eV. DC current - voltage measurements showed that the fabricated Schottky diode had a good rectifying properties with a breakdown voltage of -9.15 V and a threshold voltage of 0.25 V.

  • PDF

A Study on the 80V BICMOS Device Fabrication Technology (80V BICMOS 소자의 공정개발에 관한 연구)

  • Park, Chi-Sun;Cha, Seung-Ik;Choi, Yearn-Ik;Jung, Won-Young;Park, Yong
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.28A no.10
    • /
    • pp.821-829
    • /
    • 1991
  • In this paper, a BICMOS technology that has CMOS devices for digital application and bipolar devices for high voltage (80V) analog applications is presented. Basic concept to design BICMOS device is simple process technology without making too many performance trade-offs. The base line process is poly gate p-well CMOS process and three additional masking steps are added to improve bipolar characteristics. The key ingredients of bipolar integration are n+ buried layer process, up/down isolation process and p-well base process. The bipolar base region is formed simultaneously with the region of CMOS p-well area to reduce mask and heat cycle steps. As a result, hFE value of NPN bipolar transistor is 100-150(Ic=1mA). Collector resistance value is 138 ohm in case of bent type collector structure. Breakdown voltage of BVebo, BVcbo and BVceo are 21V, 115V and78V respectively. Threshold voltage is ${\pm}$1.0V for NMOS and PMOS transistor. Breakdown voltage of NMOS and PMOS transistor is obtained 22V and 19V respectively. 41 stage CMOS ring oscillator has 0.8ns delay time.

  • PDF

Fabrication of Infrared Filters for Three-Dimensional CMOS Image Sensor Applications

  • Lee, Myung Bok
    • Transactions on Electrical and Electronic Materials
    • /
    • v.18 no.6
    • /
    • pp.341-344
    • /
    • 2017
  • Infrared (IR) filters were developed to implement integrated three-dimensional (3D) image sensors that are capable of obtaining both color image and depth information at the same time. The combination of light filters applicable to the 3D image sensor is composed of a modified IR cut filter mounted on the objective lens module and on-chip filters such as IR pass filters and color filters. The IR cut filters were fabricated by inorganic $SiO_2/TiO_2$ multilayered thin-film deposition using RF magnetron sputtering. On-chip IR pass filters were synthetized by dissolving various pigments and dyes in organic solvents and by subsequent patterning with photolithography. The fabrication process of the filters is fairly compatible with the complementary metal oxide semiconductor (CMOS) process. Thus, the IR cut filter and IR pass filter combined with conventional color filters are considered successfully applicable to 3D image sensors.

Design and Fabrication of CMOS Micro Humidity Sensor System (CMOS 마이크로 습도센서 시스템의 설계 및 제작)

  • Lee, Ji-Gong;Lee, Sang-Hoon;Lee, Sung-Pil
    • Journal of the Institute of Convergence Signal Processing
    • /
    • v.9 no.2
    • /
    • pp.146-153
    • /
    • 2008
  • Integrated humidity sensor system with two stages operational amplifier has been designed and fabricated by $0.8{\mu}m$ analog mixed CMOS technology. The system (28 pin and $2mm{\times}4mm$) consisted of Wheatstone-bridge type humidity sensor, resistive type humidity sensor, temperature sensors and operational amplifier for signal amplification and process in one chip. The poly-nitride etch stop process has been tried to form the sensing area as well as trench in a standard CMOS process. This modified technique did not affect the CMOS devices in their essential characteristics and gave an allowance to fabricate the system on same chip by standard process. The operational amplifier showed the stable operation so that unity gain bandwidth was more than 5.46 MHz and slew rate was more than 10 V/uS, respectively. The drain current of n-channel humidity sensitive field effect transistor (HUSFET) increased from 0.54 mA to 0.68 mA as the relative humidity increased from 10 to 70 %RH.

  • PDF

Thermo-piezoelectric $Si_3N_4$ cantilever array on n CMOS circuit for probe-based data storage using wafer-level transfer method (웨이퍼 본딩을 이용한 탐침형 정보 저장장치용 열-압전 켄틸레버 어레이)

  • Kim Young-Sik;Nam Hyo-Jin;Lee Caroline Sunyoung;Jin Won-Hyeog;Jang Seong.Soo;Cho Il-Joo;Bu Jong Uk
    • 정보저장시스템학회:학술대회논문집
    • /
    • 2005.10a
    • /
    • pp.22-25
    • /
    • 2005
  • In this research, a wafar-level transfer method of cantilever array on a conventional CMOS circuit has been developed for high density probe-based data storage. The transferred cantilevers were silicon nitride ($Si_3N_4$) cantilevers integrated with poly silicon heaters and piezoelectric sensors, called thermo-piezoelectric $Si_3N_4$ cantilevers. In this process, we did not use a SOI wafer but a conventional p-type wafer for the fabrication of the thermo-piezoelectric $Si_3N_4$ cantilever arrays. Furthermore, we have developed a very simple transfer process, requiring only one step of cantilever transfer process for the integration of the CMOS wafer and cantilevers. Using this process, we have fabricated a single thermo-piezoelectric $Si_3N_4$ cantilever, and recorded 65nm data bits on a PMMA film and confirmed a charge signal at 5nm of cantilever deflection. And we have successfully applied this method to transfer 34 by 34 thermo-piezoelectric $Si_3N_4$ cantilever arrays on a CMOS wafer. We obtained reading signals from one of the cantilevers.

  • PDF

Fabrication and Characterization of Floating-Gate MOSFET with Multi-Gate and Channel Structures for CMOS Image Sensor Applications (다중 Gate 및 Channel 구조를 갖는 CMOS 영상 센서용 Floating-Gate MOSFET 소자의 제작 및 특성 평가)

  • Ju, Byeong-Gwon;Sin, Gyeong-Sik;Lee, Yeong-Seok;Baek, Gyeong-Gap;Lee, Yun-Hui;Park, Jeong-Ho
    • The Transactions of the Korean Institute of Electrical Engineers C
    • /
    • v.50 no.1
    • /
    • pp.17-22
    • /
    • 2001
  • The floating-gate MOSFETs were fabricated by employing 1.5 m n-well CMOS process and their optical-electrical properties were characterized for the application to CMOS image sensor system. Based on the simulation of energy band diagram and operating mechanism of parasitic BJT were proposed as solutions for the increase of photo-current value. In order to realize them, MOSFETs having multi-gate and channel structures were fabricated and 60% increase in photo-current was achieved through enlargement of depletion layer and parallel connection of parasitic BJTs by channel division.

  • PDF

Fabrication and characteristics of SSIMT using a CMOS Process (CMOS공정에 의한 SSIMT의 제작 및 특성)

  • 송윤귀;임재환;정귀상;김남호;류지구
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2002.07a
    • /
    • pp.168-171
    • /
    • 2002
  • A SSIMT(Suppressed Sidewall Injection Magnetotransistor) sensor with high linearity is presented in this thesis. The prototype is fabricated by using the Hynix 0.6$\mu\textrm{m}$ P-substrate twin-well double poly three-metal CMOS Process. The fabricated SSIMT shows that variation of the collector current is extremely linear by varing the magnetic induction from -200mT to 200mT at I$\_$B/=500${\mu}$A, V$\_$CE/=2V and V$\_$SUB/=5V. The relative sensitivity is up to 120%/T. At B = 0, magnetic offset is about 79mT, there relative sensitivity is 30.5%/T. The nonlinearity of the fabricated SSIMT is measured about 1.4%.

  • PDF

Fabrication and characteristics of 2-Dimensional SSIMT using a CMOS Process (CMOS 공정에 의한 2차원 SSIMT의 제작 및 특성)

  • Song, Youn-Gui;Lee, Ji-Hyun;Choi, Young-Shig;Kim, Nam-Ho;Ryu, Ji-Goo
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2003.11a
    • /
    • pp.443-446
    • /
    • 2003
  • A 2-Dimensional SSIMT(Suppressed Sidewall Injection Magnetotransistor) sensor with high linearity is presented in this paper. The prototype is fabricated by using the Hynix $0.6{\mu}m$ CMOS Process. The fabricated SSIMT shows that the variation of each collectors current are extremely linear by varing the magnetic induction from -200mT to 200mT at $I_B\;:\;1000{\mu}A,\;V_{CE}\;=\;5V\;and\;V_{SUB}\;=\;5V$. The relative sensitivity is up to 13%/T. At B = 0, magnetic offset is about 40mT, there relative sensitivity is 4.72%/T. The nonlinearity of the fabricated 2-D SSIMT is measured about 1.2%.

  • PDF

Design of a CMOS Tx RF/IF Single Chip for PCS Applications (PCS 응용을 위한 CMOS Tx RF/IF 단일 칩 설계)

  • 문요섭;전석희;유종근
    • Proceedings of the IEEK Conference
    • /
    • 2003.07b
    • /
    • pp.795-798
    • /
    • 2003
  • In this paper, a CMOS Tx RF/IF single chip for PCS applications is designed. The chip consumes 84mA from a 3V supply and the layout area without pads is 1.6mm$\times$3.5mm. Simulation results show that the RF block composed of a SSB RF block and a driver amplifier exhibits a gain of 14.8dB and an OIP3 of 7dBm. The image and carrier suppressions are 35dBc and 31dBc, respectively. The designed circuits are under fabrication using a 0.35${\mu}{\textrm}{m}$ CMOS process.

  • PDF

The Fabrication of On-chip Spiral Inductors Through 3-D Field Analysis (3-D Field 해석을 통한 온칩 나선형 인덕터 제작)

  • Lee, Han-Young;Lee, Woo-Cheol
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.56 no.11
    • /
    • pp.1967-1971
    • /
    • 2007
  • In this paper, we verified basic forms and equivalent circuits of spiral inductors and various kinds of parasitics of equivalent circuits by using HFSS and Nexxim program that were 3-D EM analysis tools, and fabrication on-chip spiral inductors using Hynix's 0.25um 1-poly and 5-metal CMOS process. Comparing with PGS(patterned ground shield) and NPGS(non patterned ground shield) of spiral inductors of 3.5 turn, 4.5 turn and 5.5 turn, etc, the application of PGS could improve maximum Q value by 8-12%.