• 제목/요약/키워드: 회로구조

Search Result 2,056, Processing Time 0.032 seconds

A Soft-Switching Totem-pole Bridgeless Boost Power Factor Correction Rectifier Having Minimized Conduction Losses (소프트 스위칭이 가능한 토템폴 브리지리스 역률보상회로)

  • Lee, Young-Dal;Kim, Chong-Eun;Baek, Jae-Il;Kim, Dong-Kwan;Moon, Gun-Woo
    • Proceedings of the KIPE Conference
    • /
    • 2018.07a
    • /
    • pp.213-215
    • /
    • 2018
  • 본 논문에서는, 경부하 조건에서 저감된 스위칭 손실과 중부하 이상 조건에서 영전압 스위칭을 통해 높은 효율을 가지는 토템폴 브리지리스 역률보상회로를 제안한다. 토템폴 브리지리스 역률보상회로는 기존 브리지 다이오드를 포함한 역률보상회로의 단점인 도통패스 구간의 비교적 많은 소자 수를 통한 도통손실이 다소 큰 단점을 보완한 회로이다. 하지만, 토템폴 브리지리스 역률보상회로는 여전히 하드 스위칭을 통한 손실과 주 파워링 다이오드의 역회복 손실로 인한 단점을 지니고 있게 되며, 그로 인해 현재로써는 높은 효율과 안정적인 동작을 위해서는 부득이 GaN FET를 적용한 개발이 대부분이다. Full 부하 조건의 전류 용량을 고려하여 높은 전류 정격을 가지는 GaN FET를 주 스위치로 활용할 경우, 전류용량과 비례하여 기생 커패시턴스에 의한 손실이 커지기 때문에 경부하 조건에서 높은 효율을 확보하기가 다소 어렵다. 또한 구조상 물리적으로 여전히 하드 스위칭 동작을 할 수 밖에 없기 때문에 서버용 전원장치에서 요구하는 높은 효율을 달성하는데 한계를 지니며 높은 비용이 요구되는 단점을 지니게 된다. 이를 해결하기 위해, 제안하는 회로는 간단한 회로를 통해 경부하 조건에서 저감된 스위칭 손실과 중부하 이상 조건에서 소프트 스위칭을 만족하여 전체 부하 조건에서 기존의 GaN FET을 활용한 토템폴 구조 대비 높은 효율을 가지게 된다. 또한, 토템폴 구조임에도 불구하고 중부하 이상 영역에서 소프트 스위칭 동작을 통해 주 스위치를 비교적 저렴하고 신뢰성이 검증된 Si-MOSFET을 적용할 수 있다는 장점을 지닌다. 제안하는 회로의 효용성을 증명하기 위해, 하이라인 입력 전압과 750W 출력 조건에서 실험을 진행하였다.

  • PDF

Detection and Location of Open Circuit Fault by Space Search (Space Search에 의한 회로의 단선 결함을 발견 및 위치 검색법)

  • Han, Kyong-Ho;Kang, Sang-Won;Lee, In-Sung
    • The Journal of the Acoustical Society of Korea
    • /
    • v.14 no.2E
    • /
    • pp.43-49
    • /
    • 1995
  • In this paper a space search technique is used to detect and locate the faults of the circuit interconnections. The circuit interconnections are represented by the tree structure and the tree space is searched to detect and locate the open faults of the circuit interconnections. The breadth search is used to detect the open faults and reduce the space size. The depth search is used to locate the open faults.

  • PDF

The Scan-Based BIST Architecture for Considering 2-Pattern Test (2-패턴 테스트를 고려한 스캔 기반 BIST 구조)

  • 손윤식;정정화
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.40 no.10
    • /
    • pp.45-51
    • /
    • 2003
  • In this paper, a scan-based low power BIST (Built-In Self-Test) architecture is proposed. The proposed architecture is based on STUMPS, which uses a LFSR (Linear Feedback Shift Register) as the test generator, a MISR(Multiple Input Shift Register) as the reponse compactor, and SRL(Shift Register Latch) channels as multiple scan paths. In the proposed BIST a degenerate MISR structure is used for every SRL channel; this offers reduced area overheads and has less impact on performance than the STUMPS techniques. The proposed BIST is designed to support both test-per-clock and test-per-scan techniques, and in test-per-scan the total power consumption of the circuit can be reduced dramatically by suppressing the effects of scan data on the circuits. Results of the experiments on ISCAS 89 benchmark circuits show that this architecture is also suitable for detecting path delay faults, when the hamming distance of the data in the SRL channel is considered.

Development of selectable observation point test architecture in the Boundry Scan (경계면스캔에서의 선택가능한 관측점 시험구조의 개발)

  • Lee, Chang-Hee;Jhang, Young-Sig
    • Journal of the Korea Society of Computer and Information
    • /
    • v.13 no.4
    • /
    • pp.87-95
    • /
    • 2008
  • In this paper, we developed a selectable observation Point test architecture and test procedure for clocked 4-bit synchronous counter circuit based on boundary scan architecture. To develope, we analyze the operation of Sample/Preload instruction on boundary scan architecture. The Sample/Preload instruction make Possible to snapshot of outputs of CUT(circuit under test) at the specific time. But the changes of output of CUT during normal operation are not possible to observe using Sample/Preload in typical scan architecture. We suggested a selectable observation point test architecture that allows to select output of CUT and to observe of the changes of selected output of CUT during normal operation. The suggested a selectable observation point test architecture and test procedure is simulated by Altera Max 10.0. The simulation results of 4-bit counter shows the accurate operation and effectiveness of the proposed test architecture and procedure.

  • PDF

RZ/NRZ Mixture mode Data Transmission to reduce Signal Transition in the Asynchronous Circuits (비동기 회로의 신호천이 감소를 위한 RZ/NRZ 혼합 2선식 데이터 전송 방식)

  • 이원철;이제훈;조경록
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.41 no.9
    • /
    • pp.57-64
    • /
    • 2004
  • In this paper, we propose a RZ/HRZ mixture data transmission method for the asynchronous circuit design to reduce Power consumption. The dual-rail data with Rf decoding scheme is used to design asynchronous circuit, and it is easy to get a completion signal of the data validity from the native data as contrasted with sin91e-rail. However, the dual-rail scheme suffers from large chip area and increasing of Power consumption from all signals by the switching of the return-to-zero. We need to diminish number of circuit switching. The proposed RZ/HRZ data transmission reduces a switching activity to about 50% and it shows 23% lower power consumption than the conventional dual-rail coding with RZ's.

RF Front-end Design of Direct Conversion Receiver using Six-Port (6-단자를 이용한 직접 변환 수신 전 처리부 설계)

  • Jang Myoung-shin;Kim Young-wan;Ko Nam-young
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.9 no.7
    • /
    • pp.1534-1540
    • /
    • 2005
  • The direct conversion method is classified into the structure using the mixing technology and six-port scheme. In the view point of complexity and integration the direct conversion method using the six-port scheme is superior to that with mixing technology. Expecially, the six-port direct conversion technology provides the low power consumption and the broad-band characteristic. In this paper, the six-port direct conversion receiver with the branch-line coupler and the ring hybrid coupler is desisted respectively. The performances of the designed six-port schemes are analyzed and the six-port scheme with superior performance characteristics is proposed.

An Automatic Power Control Circuit suitable for High Speed Burst-mode optical transmitters (고속 버스트 모드 광 송신기에 적합한 자동 전력 제어 회로)

  • Ki, Hyeon-Cheol
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.43 no.11 s.353
    • /
    • pp.98-104
    • /
    • 2006
  • The conventional burst-mode APC(Automatic Power Control) circuit had an effective structure that was suitable for a low power consumption and a monolithic chip. However, as data rate was increased, it caused errors due to the effect of the zero density. In this paper, we invented a new structured peak-comparator which could compensate the unbalance of the injected currents using double gated MOS and MOS diode. And we proposed a new burst-mode APC adopting it. The new peak-comparator in the proposed APC was very robust to zero density variations maintaining the correct decision point of the current comparison at high data rate. It was also suitable for a low power consumption and a monolithic chip due to lack of large capacitors.

Design of Pipelined Parallel CRC Circuits (파이프라인 구조를 적용한 병렬 CRC 회로 설계)

  • Yi, Hyun-Bean;Kim, Ki-Tae;Kwon, Young-Min;Park, Sung-Ju
    • Journal of the Institute of Electronics Engineers of Korea SC
    • /
    • v.43 no.6 s.312
    • /
    • pp.40-47
    • /
    • 2006
  • This paper introduces an efficient CRC logic partitioning algorithm to design pipelined parallel CRC circuits aimed at improving speed performance. Focusing on the cases that the input data width is greater than the polynomial degree, equations are derived to divide the parallel CRC logic and decide the length of the pipeline stage. Through design experiments on different types of parallel CRC circuits, we have found a significant reduction in delay by adopting our approach.

RF Front-end Design of Direct Conversion Receiver using Six-Port (6-단자를 이용한 직접 변환 수신 전 처리부 설계)

  • Jang, Myoung-Shin;Yang, Woo-Jin;Oh, Dae-Ho;Kim, Young-Wan;Ko, Nam-Young
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • v.9 no.2
    • /
    • pp.481-484
    • /
    • 2005
  • The direct conversion method is classified into the structure using the mixing technology and six-port scheme. In the view point of complexity and integration the direct conversion method using the six-port scheme is superior to that with mixing technology. Expecially, the six-port direct conversion technology provides the low power consumption and the broad-band characteristic. In this paper, the six-port direct conversion receiver with the branch-line coupler and the ring hybrid coupler is designed respectively. The performances of the designed six-port schemes are analyzed and the six-port scheme with superior performance characteristics is proposed.

  • PDF

Design of Carrier Recovery Loop for Receiving Demodulator in Digital Satellite Broadcasting (디지털 위성방송 수신용 복조기를 위한 반송파 복원 회로 설계)

  • 하창우;이완범;김형균;김환용
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.26 no.11B
    • /
    • pp.1565-1573
    • /
    • 2001
  • In order to resolve problems according to the phase error in QPSK demodulator in the digital satellite broadcasting, the demodulator requires carrier recovery loop which searches for the frequency and phase of the carrier. In this paper the drawback of NCO of the conventional carrier recovery loop is to wastes a amount of power for the structure of Look-up table , we designed the structure of combinational logic without the Look-up table. In the comparison with dynamic power of the proposed NCO, the power of NCO with the Look-up table is 175[${\mu}$W], NCO with the proposed structure is 24.65[${\mu}$W]. As the result, it is recognized that loss power is reduced about one eighth. In the simulation of carrier recovery loop designed QPSK demodulator, it is known that the carrier phase is compensated.

  • PDF