• Title/Summary/Keyword: 표준 CMOS

Search Result 285, Processing Time 0.026 seconds

Design of 1.9GHz CMOS RF Up-conversion Mixer (1.9GHz CMOS RF Up-conversion 믹서 설계)

  • Choi, Jin-Young
    • Journal of IKEEE
    • /
    • v.4 no.2 s.7
    • /
    • pp.202-211
    • /
    • 2000
  • Utilizing the circuit simulator SPICE, we designed a 1.9GHz CMOS up-conversion mixer and explained in detail the simulation procedures including device modeling for the circuit design. Since the measured characteristics of the chip fabricated using the $0.5{\mu}m$ standard CMOS process had shown a big deviation from the characteristics expected by the original simulations, we tried to figure out the proper reasons for the discrepancies. Simulations considering the discovered problems in the original simulations have shown the validity of the simulation method tried for the design. We have shown that the utilized standard CMOS process can be used for the implementation of the chip characteristics similar to those of the equivalent chip fabricated using the GaAs MESFET process.

  • PDF

A Reconfigurable CMOS Power Amplifier for Multi-standard Applications (다양한 표준에서 사용 가능한 CMOS 전력 증폭기)

  • Yun, Seok-Oh;Yoo, Hyung-Joun
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.44 no.11
    • /
    • pp.89-94
    • /
    • 2007
  • For successful implementation of multi-standard transmitter, reconfigurable architecture and component design are essential. This paper presents a reconfigurable CMOS power amplifier designed CMOS 0.25 um process. Designed power amplifier can be operated at 0.9, 1.2, 1.75, and 1.85 GHz. Also, it can be used at 2.4 GHz by using bonding wire inductor. The interstage matching network is composed of two inductors and four switches, and operation frequency can be varied by controlling switches. Proposed power amplifier can be used as a power amplifier in low power applications such as ZigBee or Bluetooth application and used as a driver amplifier in high power application such as CDMA application. Designed power amplifier has 18.2 dB gain and 10.3 dBm output power at 0.9 GHz. Also, it represented 10.3 (18.1) dB gain and 5.2 (10) dBm output power at 1.75 (2.4) GHz.

P&R Porting & Test-chip implementation Using Standard Cell Libraries (표준 셀 라이브러리 P&R 포팅과 테스트 칩의 설계)

  • Lim, Ho-Min;Kim, Nam-Sub;Kim, Jin-Sang;Cho, Won-Kyung
    • Journal of Advanced Navigation Technology
    • /
    • v.7 no.2
    • /
    • pp.206-210
    • /
    • 2003
  • In this paper, we design standard cell libraries using the 0.18um deep submircom CMOS process, and port them into a P&R (Placement and Routing) CAD tool. A simple test chip has been designed in order to verify the functionalities of the 0.18um standard cell libraries whose technical process was provided by Anam semiconductor. Through these experiments, we have found that the new 0.18um CMOS process can be successfully applied to automatic digital system design.

  • PDF

Indictor Library for RF Integrated Circuits in Standard Digital 0.18 μm CMOS Technology (RF 집적회로를 위한 0.18 μm CMOS 표준 디지털 공정 기반 인덕터 라이브러리)

  • Jung, Wee-Shin;Kim, Seung-Soo;Park, Yong-Guk;Won, Kwang-Ho;Shin, Hyun-Chol
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.18 no.5 s.120
    • /
    • pp.530-538
    • /
    • 2007
  • An inductor library for efficient low cost RFIC design has been developed based on a standard digital 0.18 ${\mu}m$ CMOS process. The developed library provides four structural variations that are most popular in RFIC design; standard spiral structure, patterned ground shield(PGS) structure to enhance quality factor, stacked structure to enable high inductance values in a given silicon area, multilayer structure to lower series resistance. Electromagnetic simulation, equivalent circuit, and parameter extraction processes have been verified based on measurement results. The extensive measurement and simulation results of the inductor library can be a great asset for low cost RFIC design and development.

A High-Voltage Compliant Neural Stimulation IC for Implant Devices Using Standard CMOS Process (체내 이식 기기용 표준 CMOS 고전압 신경 자극 집적 회로)

  • Abdi, Alfian;Cha, Hyouk-Kyu
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.52 no.5
    • /
    • pp.58-65
    • /
    • 2015
  • This paper presents the design of an implantable stimulation IC intended for neural prosthetic devices using $0.18-{\mu}m$ standard CMOS technology. The proposed single-channel biphasic current stimulator prototype is designed to deliver up to 1 mA of current to the tissue-equivalent $10-k{\Omega}$ load using 12.8-V supply voltage. To utilize only low-voltage standard CMOS transistors in the design, transistor stacking with dynamic gate biasing technique is used for reliable operation at high-voltage. In addition, active charge balancing circuit is used to maintain zero net charge at the stimulation site over the complete stimulation cycle. The area of the total stimulator IC consisting of DAC, current stimulation output driver, level-shifters, digital logic, and active charge balancer is $0.13mm^2$ and is suitable to be applied for multi-channel neural prosthetic devices.

A multistandard CMOS mixer using switched inductor (스위칭 인덕터를 이용한 다중 표준용 CMOS 주파수 변환기)

  • Yoo, Sang-Sun;Yoo, Hyung-Joun
    • Journal of the Institute of Electronics Engineers of Korea TC
    • /
    • v.44 no.3 s.357
    • /
    • pp.78-84
    • /
    • 2007
  • A multistandard direct-conversion mixer for WCDMA, Wibro, and 802.11a/b/g is designed in 0.18 um CMOS technology To support multistandard and to reduce the chip area the switched inductor is used as the matching method. This switched inductor matching network selects the mixer's operation frequency band by turning on or off the switch transistor. Since the performances of mixer and operation frequency can be affected by the parasitic of switch transistor the mixer should be designed with the optimized size of switch to minimize parasitic effects. Proposed mixer is able to achieve return loss less than -13 dB in $2.1\sim2.5GHz$ and $5.1\sim5.9GHz$ bands with the suitable performance to meet requirements of WCDMA, WiBro, and 802.11a/b/g.

A Low-voltage Active CMOS Inductor with High Quality Factor (높은 Q값을 갖는 저전압 능동 CMOS 인덕터)

  • Yu, Tae-Geun;Hong, Suk-Yong;Jeong, Hang-Geun
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.45 no.2
    • /
    • pp.125-129
    • /
    • 2008
  • A low-voltage active CMOS inductor approach, which can improve the quality-factor(Q), is proposed in this paper. A low-voltage active inductor circuit topology with a feedback resistance is proposed, which can substantially improve its equivalent inductance and quality-factor(Q). This proposed low-voltage active inductor with a feedback resistance was simulated by ADS(Agilent) using 0.18um standard CMOS technology. Simulation showed that the designed active inductor had a maximum quality-factor(Q) of 3000 with a 1.5nH inductance at 4GHz

Design of Novel OTP Unit Bit and ROM Using Standard CMOS Gate Oxide Antifuse (표준 CMOS 게이트 산화막 안티퓨즈를 이용한 새로운 OTP 단위 비트와 ROM 설계)

  • Shin, Chang-Hee;Kwon, Oh-Kyong
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.46 no.5
    • /
    • pp.9-14
    • /
    • 2009
  • In this paper, we proposed a novel OTP unit bit of CMOS gate oxide antifuse using the standard CMOS process without additional process. The proposed OTP unit bit is composed of 3 transistors including an NMOS gate oxide antifuse and a sense amplifier of inverter type. The layout area of the proposed OTP unit bit is $22{\mu}m^2$ similar to a conventional OTP unit bit. The programming time of the proposed OTP unit bit is 3.6msec that is improved than that of the conventional OTP unit bit because it doesn't use high voltage blocking elements such as high voltage blocking switch transistor and resistor. And the OTP array with the proposed OTP unit bit doesn't need sense amplifier and bias generation circuit that are used in a conventional OTP array because sense amplifier of inverter type is included to the proposed OTP unit bit.

An integrated pin-CMOS photosensor circuit fabricated by Standard Silicon IC process (표준 실리콘 IC공정을 이용하여 제작한 pin-CMOS 집적 광수신 센서회로)

  • Park, Jung-Woo;Kim, Sung-June
    • Journal of Sensor Science and Technology
    • /
    • v.3 no.3
    • /
    • pp.16-21
    • /
    • 1994
  • A 3-terminal pin-type photosensor with gate contrail is fabricated using standard silicon CMOS IC process. The photosensor of a $100{\mu}m{\times}120{\mu}m$ size has dark current less than 1nA and its breakdown voltage is -14V with a depletion capacitance 0.75 pF at -5V reverse bias. Responsivity at 0V gate voltage is 0.25A/W at $0.633{\mu}m$ wavelength, 0.19A/W at $0.805{\mu}m$. Responsivity increases with increasing gate voltage. The integrated circuit of photosensor and CMOS inverter shows $22K{\Omega}$ transimpedance and photocurrent of $90{\mu}A$ switchs the output state of digital inverter without additional amplifier.

  • PDF

Multi-time Programmable standard CMOS ROM memory cell (여러 번 프로그래밍이 가능한 표준 CMOS 공정의 MTP (Multi-times Programmable) ROM 셀)

  • Chung, In-Young
    • Proceedings of the IEEK Conference
    • /
    • 2008.06a
    • /
    • pp.455-456
    • /
    • 2008
  • New CMOS ROM cell is reported in this paper, distinguished from conventional ones in that it can be re-programmed by multi-times. It uses the comparator offset as the physical storage quantity and the MOSFET FN stress effect for offset programming. It demands very low offset for read, and works well in very low voltage. It can become a promising ROM solution for various SoC systems.

  • PDF