• 제목/요약/키워드: p-AlGaN-gate

검색결과 13건 처리시간 0.035초

상시불통형 p-AlGaN-게이트 질화갈륨 이종접합 트랜지스터의 게이트 전압 열화 시험 (Reliability Assessment of Normally-off p-AlGaN-gate GaN HEMTs with Gate-bias Stress)

  • 금동민;김형탁
    • 전기전자학회논문지
    • /
    • 제22권1호
    • /
    • pp.205-208
    • /
    • 2018
  • 본 연구에서는 상시불통형 p-AlGaN-게이트 질화갈륨(GaN) 이종접합 트랜지스터의 신뢰성 평가를 위한 가속열화 시험 조건을 수립하기 위해 게이트 전압 열화 시험을 진행하였다. 상시불통형 트랜지스터의 동작 조건을 고려하여 기존 상시도통형 쇼트키-게이트 소자평가에 사용되는 게이트 역전압 시험과 더불어 순전압 시험을 수행하여 열화특성을 분석하였다. 기존 상시도통형 소자와 달리 상시불통형 소자에서는 게이트 역전압 시험에 의한 열화는 관찰되지 않은 반면, 게이트 순전압 시험에서 심한 열화가 관찰되었다. 상시불통형 질화갈륨 전력 반도체 소자의 신뢰성 평가에 게이트 순전압 열화 시험이 포함되어야 함을 제안한다.

상시불통형 p-GaN/AlGaN/GaN 이종접합 트랜지스터의 게이트막 농도 계조화 효과 (Gate Field Alleviation by graded gate-doping in Normally-off p-GaN/AlGaN/GaN Hetrojunction FETs)

  • 조성인;김형탁
    • 전기전자학회논문지
    • /
    • 제24권4호
    • /
    • pp.1167-1171
    • /
    • 2020
  • 본 연구에서는 상시불통형 p-GaN 전력반도체소자의 신뢰성 향상을 위해 p-GaN 게이트막 내부의 전계를 완화하고자 p-GaN 게이트 도핑농도의 계조화를 제안한다. TCAD 시뮬레이션으로 균일한 도핑농도를 갖는 소자와 문턱전압과 출력 전류 특성이 동일하도록 p형 농도를 계조화하고 최적화하였다. p-GaN 게이트층에서의 전계 감소로 소자의 게이트 신뢰성이 개선될 수 있을 것으로 판단된다.

p-GaN/AlGaN/GaN E-mode FET 제작을 위한 선택적 GaN 식각 공정 개발 (Development of Selective GaN etching Process for p-GaN/AlGaN/GaN E-mode FET Fabrication)

  • Jang, Won-Ho;Cha, Ho-Young
    • 한국정보통신학회논문지
    • /
    • 제24권2호
    • /
    • pp.321-324
    • /
    • 2020
  • In this work, we developed a selective etching process for GaN that is a key process in p-GaN/AlGaN/GaN enhancement-mode (E-mode) power switching field-effect transistor (FET) fabrication. In order to achieve a high current density of p-GaN/AlGaN/GaN E-mode FET, the p-GaN layer beside the gate region must be selectively etched whereas the underneath AlGaN layer should be maintained. A selective etching process was implemented by oxidizing the surface of the AlGaN layer and the GaN layer by adding O2 gas to Cl2/N2 gas which is generally used for GaN etching. A selective etching process was optimized using Cl2/N2/O2 gas mixture and a high selectivity of 53:1 (= GaN/AlGaN) was achieved.

방사선빔 조사를 이용한 질화갈륨 기반 트랜지스터의 내방사선 특성 연구 (Radiation Hardness Evaluation of GaN-based Transistors by Particle-beam Irradiation)

  • 금동민;김형탁
    • 전기학회논문지
    • /
    • 제66권9호
    • /
    • pp.1351-1358
    • /
    • 2017
  • In this work, we investigated radiation hardness of GaN-based transistors which are strong candidates for next-generation power electronics. Field effect transistors with three types of gate structures including metal Schottky gate, recessed gate, and p-AlGaN layer gate were fabricated on AlGaN/GaN heterostructure on Si substrate. The devices were irradiated with energetic protons and alpha-particles. The irradiated transistors exhibited the reduction of on-current and the shift of threshold voltage which were attributed to displacement damage by incident energetic particles at high fluence. However, FET operation was still maintained and leakage characteristics were not degraded, suggesting that GaN-based FETs possess high potential for radiation-hardened electronics.

${N_2}O$ 플라즈마에 의한 AlGaN/GaN HEMT의 누설전류 감소 (Reduction of gate leakage current for AlGaN/GaN HEMT by ${N_2}O$ plasma)

  • 양전욱
    • 전기전자학회논문지
    • /
    • 제11권4호
    • /
    • pp.152-157
    • /
    • 2007
  • 본 연구에서는 AlGaN/GaN HEMT (High electron mobility transistor)를 제작하고 20 mTorr의 챔버 압력과 15 sccm의 ${N_2}O$ 유량, 40 W의 RF 전력의 조건으로 원거리에서 형성된 플라즈마로 소스와 드레인 영역을 10초${\sim}$120초 동안 처리하여 HEMT의 전기적 특성을 관찰하였다. 상온에서 ${N_2}O$ 플라즈마에 처리한 경우 HEMT의 특성이 변화하지 않았으나 $200^{\circ}C$의 온도에서 10초 동안 처리한 경우 게이트 길이가 1um, 소스와 드레인 사이의 거리가 4um인 HEMT의 게이트 누설전류가 246 nA로부터 1.2 pA로 크게 감소하였다. 또한 25 um 떨어진 200um 폭의 두 활성층 사이 누설전류가 3 uA로부터 7 nA로 감소하였으며 720 ${\Omega}/{\box}$의 활성층의 면저항을 608 ${\Omega}/{\box}$로 감소시켜 도전율의 증가를 나타내기도 하였다. ${N_2}O$ 플라즈마의 처리에 의한 전기적 특성 개선은 10초 이내의 짧은 시간 동안 이루어지며 더 이상의 처리는 누설전류 특성 개선에 도움이 되지 않았다. 또한 ${N_2}O$ 플라즈마 처리로 개선된 특성은 $SiO_2$의 증착과 식각 후에도 개선된 특성이 유지되었다. ${N_2}O$ 플라즈마의 처리는 트랜지스터의 트랜스컨덕턴스와 드레인 전류의 증가, 드레인 전류의 차단특성의 개선에도 기여하여 고품위의 AlGaN/GaN HEMT 제작에 효과적으로 이용될 수 있음이 확인되었다.

  • PDF

Progress in Novel Oxides for Gate Dielectrics and Surface Passivation of GaN/AlGaN Heterostructure Field Effect Transistors

  • Abernathy, C.R.;Gila, B.P.;Onstine, A.H.;Pearton, S.J.;Kim, Ji-Hyun;Luo, B.;Mehandru, R.;Ren, F.;Gillespie, J.K.;Fitch, R.C.;Seweel, J.;Dettmer, R.;Via, G.D.;Crespo, A.;Jenkins, T.J.;Irokawa, Y.
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제3권1호
    • /
    • pp.13-20
    • /
    • 2003
  • Both MgO and $Sc_2O_3$ are shown to provide low interface state densities (in the $10^{11}{\;}eV^{-1}{\;}cm{\;}^{-2}$ range)on n-and p-GaN, making them useful for gate dielectrics for metal-oxide semiconductor(MOS) devices and also as surface passivation layers to mitigate current collapse in GaN/AlGaN high electron mobility transistors(HEMTs).Clear evidence of inversion has been demonstrated in gate-controlled MOS p-GaN diodes using both types of oxide. Charge pumping measurements on diodes undergoing a high temperature implant activation anneal show a total surface state density of $~3{\;}{\times}{\;}10^{12}{\;}cm^{-2}$. On HEMT structures, both oxides provide effective passivation of surface states and these devices show improved output power. The MgO/GaN structures are also found to be quite radiation-resistant, making them attractive for satellite and terrestrial communication systems requiring a high tolerance to high energy(40MeV) protons.

InP 식각정지층을 갖는 InAlAs/InGaAs/GaAs MHEMT 소자의 항복 전압 개선에 관한 연구 (Simulation Study on the Breakdown Enhancement for InAlAs/InGaAs/GaAs MHEMTs with an InP-Etchstop Layer)

  • 손명식
    • 반도체디스플레이기술학회지
    • /
    • 제12권3호
    • /
    • pp.23-27
    • /
    • 2013
  • This paper is for enhancing the breakdown voltage of MHEMTs with an InP-etchstop layer. Gate-recess structures has been simulated and analyzed for the breakdown of the devices with the InP-etchstop layer. The fully removed recess structure in the drain side of MHEMT shows that the breakdown voltage enhances from 2V to almost 4V and that the saturation current at gate voltage of 0V is reduced from 90mA to 60mA at drain voltage of 2V. This is because the electron-captured negatively fixed charges at the drain-side interface between the InAlAs barrier layer and the $Si_3N_4$ passivation layer deplete the InGaAs channel layer more and thus decreases the electron current passing the channel layer. In the paper, the fully-recessed asymmetric gate-recess structure at the drain side shows the on-breakdown voltage enhancement from 2V to 4V in the MHEMTs.

X-밴드 저잡음 증폭기용 $0.25 \mu\textrm{m}$ T-형 게이트 P-HEMT 제작 (Fabrication of $0.25 \mu\textrm{m}$ P-HEMT for X-band Low Noise Amplifier)

  • 이강승;정윤하
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2000년도 추계종합학술대회 논문집(2)
    • /
    • pp.17-20
    • /
    • 2000
  • We have enhanced the yield of 0.25 ${\mu}{\textrm}{m}$ T-gate $Al_{0.25}$G $a_{0.75}$As/I $n_{0.2}$G $a_{0.8}$As P-HEMT using three-layer E-beam lithography process and selective etching process. The three-layer resist structure (PMMA/copolymer/ PMMA=2000 $\AA$/3000 $\AA$/2000 $\AA$) and three developers (Benzene:IPA=1:1,Methanol:IPA =1:1,MIBK:IPA=1:3) were used for fabrication of a wide-head T-gate by the conventional double E-beam exposure technology. Also 1 wt% citric acid: $H_2O$$_2$:N $H_{4}$OH(200m1:4ml:2.2ml) solution were used for uniform gate recess. The etching selectivity of GaAs over $Al_{0.25}$G $a_{0.75}$As is measured to be 80. So these P-HEMT processes can be used in X-band MMIC LNA fabrication.ion.ion.ion.

  • PDF

Photoresponsive Characteristics of N-channel Pseudomorphic HEMT and MESFET Under Optical Stimulation for Possible Applications to Millimeter-Wave Photonics

  • 김동명;김희종;이정일;이유종
    • E2M - 전기 전자와 첨단 소재
    • /
    • 제12권8호
    • /
    • pp.39-45
    • /
    • 1999
  • Comparative photoresponsive current-volt-age characteristics of n-channel PHEMT and MESFET on GaAs substrate. with (W/L)=200${\mu}{\textrm}{m}$/1${\mu}{\textrm}{m}$ of gates, are reported as a function of electro-optical stimulation (P\ulcorner, λ=830nm) for the first time as far as we know. Significantly different photoresponses are observed in MESFET and PHEMT, mainly due to different optoelectronic mechanisms in the formation and current conduction of channel carriers. Under high optical power, high photoresponsity with a strong non-linearity with P\ulcorner, predominantly due to a parallel conduction via a heavily doped Al\ulcornerGa\ulcornerAs donor layer, was observed in PHEMT while the optically induced drain current has been very small but monotonically increasing with optical stimulation in GaAs MESFET. We also investigated differences in optically stimulated gate leakage currents and photonic gate responses on gate voltage and drain voltage as a function of P\ulcorner. Based on the drain and gate responses to electro-optical stimulation. PHEMTs are expected to be a better candidate for high performance photonically responsive microwave device compared with MESFETs.

  • PDF

High $f_T$ 30nm Triple-Gate $In_{0.7}GaAs$ HEMTs with Damage-Free $SiO_2/SiN_x$ Sidewall Process and BCB Planarization

  • Kim, Dae-Hyun;Yeon, Seong-Jin;Song, Saegn-Sub;Lee, Jae-Hak;Seo, Kwang-Seok
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제4권2호
    • /
    • pp.117-123
    • /
    • 2004
  • A 30 nm $In_{0.7}GaAs$ High Electron Mobility Transistor (HEMT) with triple-gate has been successfully fabricated using the $SiO_2/SiN_x$ sidewall process and BCB planarization. The sidewall gate process was used to obtain finer lines, and the width of the initial line could be lessened to half by this process. To fill the Schottky metal effectively to a narrow gate line after applying the developed sidewall process, the sputtered tungsten (W) metal was utilized instead of conventional e-beam evaporated metal. To reduce the parasitic capacitance through dielectric layers and the gate metal resistance ($R_g$), the etchedback BCB with a low dielectric constant was used as the supporting layer of a wide gate head, which also offered extremely low Rg of 1.7 Ohm for a total gate width ($W_g$) of 2x100m. The fabricated 30nm $In_{0.7}GaAs$ HEMTs showed $V_{th}$of -0.4V, $G_{m,max}$ of 1.7S/mm, and $f_T$ of 421GHz. These results indicate that InGaAs nano-HEMT with excellent device performance could be successfully fabricated through a reproducible and damage-free sidewall process without the aid of state-of-the-art lithography equipment. We also believe that the developed process will be directly applicable to the fabrication of deep sub-50nm InGaAs HEMTs if the initial line length can be reduced to below 50nm order.