• Title/Summary/Keyword: moat structure

Search Result 26, Processing Time 0.035 seconds

A Study of End Point Detection Measurement for STI-CMP Applications (STI-CMP 공정 적용을 위한 연마 정지점 고찰)

  • 김상용;서용진
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.14 no.3
    • /
    • pp.175-184
    • /
    • 2001
  • In this study, the improved throughput and stability in device fabrication could be obtained by applying CMP process to STi structue in 0.18 um semiconductor device. To employ the CMP process in STI structure, the Reverse Moat Process used to be added after STI Fill, as a result, the process became more complex and the defect were seriously increased than they had been,. Removal rate of each thin film in STI CMP was not uniform, so, the device must have been affected. That is, in case of excessive CMP, the damage on the active area was occurred, and in the case of insufficient CMP nitride remaining was happened on that area. Both of them deteriorated device characteristics. As a solution to these problems, the development of slurry having high removal rate and high oxide to nitride selectivity has been studied. The process using this slurry afford low defect levels, improved yield, and a simplified process flow. In this study, we evaluated the 'High Selectivity Slurry' to do a global planarization without reverse moat step, and also we evaluated EPD(Eend Point Detection) system with which 'in-situ end point detection' is possible.

  • PDF

Planarization characteristics as a function of polishing time of STI-CMP process (STI CMP 공정의 연마시간에 따른 평탄화 특성)

  • 김철복;서용진;김상용;이우선;장의구
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2001.07a
    • /
    • pp.33-36
    • /
    • 2001
  • Chemical mechanical polishing(CMP) process has been widely used to planarize dielectric layers, which can be applied to the integrated circuits for deep sub-micron technology. The rise throughput and the stability in the device fabrication can be obtained by applying of CMP process to STI structure in 0.18$\mu\textrm{m}$ m semiconductor device. The reverse moat process has been added to employ in of each thin films in STI-CMP was not equal, hence the devices must to be effected, that is, the damage was occurred in the device area for the case of excessive CMP process and the nitride film was remained on the device area for the case of insufficient CMP process, and than, these defects affect the device characteristics. Also, we studied the High Selectivity Slurry(HSS) to perform global planarization without reverse moat step.

  • PDF

Simulations Analysis of Proposed Structure Characteristics in Shallow Trench Isolation for VLSI (고집적을 위한 얕은 트랜치 격리에서 제안한 구조의 특성 모의 분석)

  • Lee, YongJae
    • Journal of the Korea Society for Simulation
    • /
    • v.23 no.3
    • /
    • pp.27-32
    • /
    • 2014
  • In this paper, We are going to propose the novel structure with improved behavior than the conventional vertical structure for VLSI CMOS circuits. For this, the proposed structure is the moat shape for STI. We want to analysis the characteristics of simulations about the electron concentration distribution, oxide layer shape of hot electron stress, potential flux and electric field flux, electric field fo themal damage and current-voltage characteristics in devices. Physically based models are the ambient and stress bias conditions of TCAD tool. As a analysis results, shallow trench structure were trended to be electric functions of passive as device dimensions shrink. The electrical characteristics influence of proposed STI structures on the transistor applications become stronger the potential difference electric field and saturation threshold voltage, are decreased the stress effects of active region. The fabricated device of based on analysis results data were the almost same characteristics of simulation results data.

Assessing the effect of inherent nonlinearities in the analysis and design of a low-rise base isolated steel building

  • Varnavaa, Varnavas;Komodromos, Petros
    • Earthquakes and Structures
    • /
    • v.5 no.5
    • /
    • pp.499-526
    • /
    • 2013
  • Seismic isolation is an effective method for the protection of buildings and their contents during strong earthquakes. This research work aims to assess the appropriateness of the linear and nonlinear models that can be used in the analysis of typical low-rise base isolated steel buildings, taking into account the inherent nonlinearities of the isolation system as well as the potential nonlinearities of the superstructure in case of strong ground motions. The accuracy of the linearization of the isolator properties according to Eurocode 8 is evaluated comparatively with the corresponding response that can be obtained through the nonlinear hysteretic Bouc-Wen constitutive model. The suitability of the linearized model in the determination of the size of the required seismic gap is assessed, under various earthquake intensities, considering relevant methods that are provided by building codes. Furthermore, the validity of the common assumption of elastic behavior for the superstructure is explored and the alteration of the structural response due to the inelastic deformations of the superstructure as a consequence of potential collision to the restraining moat wall is studied. The usage of a nonlinear model for the isolation system is found to be necessary in order to achieve a sufficiently accurate assessment of the structural response and a reliable estimation of the required width of the provided seismic gap. Moreover, the simulations reveal that the superstructure's inelasticity should be taken into account, especially if the response of the structure under high magnitude earthquakes is investigated. The consideration of the inelasticity of the superstructure is also recommended in studies of structural collision of seismically isolated structures to the surrounding moat wall, since it affects the response.

Property variation of transistor in Gate Etch Process versus topology of STI CMP (STI CMP후 Topology에 따른 Gate Etch, Transistor 특성 변화)

  • Kim, Sang-Yong;Chung, Hun-Sang;Park, Min-Woo;Kim, Chang-Il;Chang, Eui-Goo
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2001.11b
    • /
    • pp.181-184
    • /
    • 2001
  • Chemical Mechanical Polishing(CMP) of Shallow Trench Isolation(STD structure in 0.18 m semiconductor device fabrication is studied. CMP process is applied for the STI structure with and without reverse moat pattern and End Point Detection (EPD) method is tested. To optimize the transistor properties related metal 1 parameters. we studied the correlation between CMP thickness of STI using high selectivity slurry. DOE of gate etch recipe, and 1st metal DC values. Remaining thickness of STI CMP is proportional to the thickness of gate-etch process and this can affect to gate profile. As CMP thickness increased. the N-poly foot is deteriorated. and the P-Poly Noth is getting better. If CD (Critical Dimension) value is fixed at some point,, all IDSN/P values are in inverse proportional to CMP thickness by reason of so called Profile Effect. Weve found out this phenomenon in all around DOE conditions of Gate etch process and we also could understand that it would not have any correlation effects between VT and CMP thickness in the range of POE 120 sec conditions. As CMP thickness increased by $100\AA$. 3.2 $u\AA$ of IDSN is getting better in base 1 condition. In POE 50% condition. 1.7 $u\AA$ is improved. and 0.7 $u\AA$ is improved in step 2 condition. Wed like to set the control target of CD (critical dimension) in gate etch process which can affect Idsat, VT property versus STI topology decided by CMP thickness. We also would like to decide optimized thickness target of STI CMP throughout property comparison between conventional STI CMP with reverse moat process and newly introduced STI CMP using high selectivity slurry. And we studied the process conditions to reduce Gate Profile Skew of which source known as STI topology by evaluation of gate etch recipe versus STI CMP thickness.

  • PDF

Property variation of transistor in Gate Etch Process versus topology of STI CMP (STI CMP후 Topology에 따른 Gate Etch, Transistor 특성 변화)

  • 김상용;정헌상;박민우;김창일;장의구
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2001.11a
    • /
    • pp.181-184
    • /
    • 2001
  • Chemical Mechanical Polishing(CMP) of Shallow Trench Isolation(STI) structure in 0.18 m semiconductor device fabrication is studied. CMP process is applied for the STI structure with and without reverse moat pattern and End Point Detection (EPD) method is tested. To optimize the transistor properties related metal 1 parameters, we studied the correlation between CMP thickness of STI using high selectivity slurry, DOE of gate etch recipe, and 1st metal DC values. Remaining thickness of STI CMP is proportional to the thickness of gate-etch process and this can affect to gate profile. As CMP thickness increased, the N-poly foot is deteriorated, and the P-Poly Noth is getting better. If CD (Critical Dimension) value is fixed at some point, all IDSN/P values are in inverse proportional to CMP thickness by reason of so called Profile Effect. Weve found out this phenomenon in all around DOE conditions of Gate etch process and we also could understand that it would not have any correlation effects between VT and CMP thickness in the range of POE 120 sec conditions. As CMP thickness increased by 100 ${\AA}$, 3.2 u${\AA}$ of IDSN is getting better in base 1 condition. In POE 50% condition, 1.7 u${\AA}$ is improved, and 0.7 u${\AA}$ is improved in step 2 condition. Wed like to set the control target of CD (critical dimension) in gate etch process which can affect Idsat, VT property versus STI topology decided by CMP thickness. We also would like to decide optimized thickness target of STI CMP throughout property comparison between conventional STI CMP with reverse moat process and newly introduced STI CMP using high selectivity slurry. And we studied the process conditions to reduce Gate Profile Skew of which source known as STI topology by evaluation of gate etch recipe versus STI CMP thickness.

  • PDF

Evaluation of Heating and Buckling Effects on Inelastic Displacement Responses of Lead-Rubber Bearing Subject to Strong Ground Motions (강진 시 납-고무 면진장치의 비탄성 변위응답에 대한 온도상승 및 좌굴효과의 분석)

  • Yun, Su-Jeong;Hong, Ji-Yeong;Moon, Jiho;Song, Jong-Keol
    • Journal of the Earthquake Engineering Society of Korea
    • /
    • v.23 no.6
    • /
    • pp.289-299
    • /
    • 2019
  • The tendency to use a probabilistic design method rather than a deterministic design method for the design of nuclear power plants (NPPs) will increase because their safety should be considered and strictly controlled in relation to various causes of damage. The distance between a seismically isolated NPP structure and a moat wall is called the clearance to stop. The clearance to stop is obtained from the 90th percentile displacement response of a seismically isolated NPP subject to a beyond design basis earthquake (BDBE) in the probabilistic design method. The purpose of this study is to analyze the effects of heating and buckling effects on the 90th percentile displacement response of a lead-rubber bearing (LRB) subject to a BDBE. The analysis results show that considering the heating and buckling effects to estimate the clearance to stop is conservative in the evaluation of the 90th percentile displacement response. If these two effects are not taken into account in the calculation of the clearance to stop, the underestimation of the clearance to stop causes unexpected damage because of an increase in the collision probability between the moat wall and the seismically isolated NPP.

Simulations of Fabrication and Characteristics according to Structure Formation in Proposed Shallow Trench Isolation (제안된 얕은 트랜치 격리에서 구조형태에 따른 제작 및 특성의 시뮬레이션)

  • Lee, Yong-Jae
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.16 no.1
    • /
    • pp.127-132
    • /
    • 2012
  • In this paper, the edge effects of proposed structure in active region for high voltage in shallow trench isolation for very large integrated MOSFET were simulated. Shallow trench isolation (STI) is a key process component in CMOS technologies because it provides electrical isolation between transistors and transistors. As a simulation results, shallow trench structure were intended to be electric functions of passive, as device dimensions shrink, the electrical characteristics influence of proposed STI structures on the transistor applications become stronger the potential difference electric field and saturation threshold voltage.

Study on the Interface State Density of MNS Diode by the Conductance Method. (Conductance 법에 의한 MNS Diode 의 계면상태에 관한 고찰)

  • Sung, Yung-Kwon;Choi, Jong-Il;Lee, Nae-In
    • Proceedings of the KIEE Conference
    • /
    • 1988.07a
    • /
    • pp.346-349
    • /
    • 1988
  • Conductance technique is the moat accurate method and gives more detailed information about interface of the MIS structure than other methods. With the measurement of the equivalent parallel conductance and capacitance, the characterization of Si-SiN interface is developed. The interface state density of Si-SiN is obtained by $8{\times}10^{11}$ - $6{\times}10^{12}(eV^{-1}cm^{-2}$). After the positive B-T stress is performed on the sample, the interface state density gets increased. The interface state density is not effected by the D.C. stress.

  • PDF

Reproducible Chemical Mechanical Polishing Characteristics of Shallow Trench Isolation Structure using High Selectivity Slurry

  • Jeong, So-Young;Seo, Yong-Jin;Kim, Sang-Yong
    • Transactions on Electrical and Electronic Materials
    • /
    • v.3 no.4
    • /
    • pp.5-9
    • /
    • 2002
  • Chemical mechanical polishing (CMP) has become the preferred planarization method for multilevel interconnect technology due to its ability to achieve a high degree of feature level planarity. Especially, to achieve the higher density and greater performance, shallow trench isolation (STI)-CMP process has been attracted attention for multilevel interconnection as an essential isolation technology. Also, it was possible to apply the direct STI-CMP process without reverse moat etch step using high selectivity slurry (HSS). In this work, we determined the process margin with optimized process conditions to apply HSS STI-CMP process. Then, we evaluated the reliability and reproducibility of STI-CMP process through the optimal process conditions. The wafer-to-wafer thickness variation and day-by-day reproducibility of STI-CMP process after repeatable tests were investigated. Our experimental results show, quite acceptable and reproducible CMP results with a wafer-to-wafer thickness variation within 400$\AA$.