• 제목/요약/키워드: gate-stack

검색결과 66건 처리시간 0.029초

Effects of multi-stacked hybrid encapsulation layers on the electrical characteristics of flexible organic field effect transistors

  • 설영국;허욱;박지수;이내응
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2009년도 제38회 동계학술대회 초록집
    • /
    • pp.257-257
    • /
    • 2010
  • One of the critical issues for applications of flexible organic thin film transistors (OTFTs) for flexible electronic systems is the electrical stabilities of the OTFT devices, including variation of the current on/off ratio ($I_{on}/I_{off}$), leakage current, threshold voltage, and hysteresis, under repetitive mechanical deformation. In particular, repetitive mechanical deformation accelerates the degradation of device performance at the ambient environment. In this work, electrical stabilities of the pentacene organic thin film transistors (OTFTs) employing multi-stack hybrid encapsulation layers were investigated under mechanical cyclic bending. Flexible bottom-gated pentacene-based OTFTs fabricated on flexible polyimide substrate with poly-4-vinyl phenol (PVP) dielectric as a gate dielectric were encapsulated by the plasma-deposited organic layer and atomic layer deposited inorganic layer. For cyclic bending experiment of flexible OTFTs, the devices were cyclically bent up to $10^5$ times with 5mm bending radius. In the most of the devices after $10^5$ times of bending cycles, the off-current of the OTFT with no encapsulation layers was quickly increased due to increases in the conductivity of the pentacene caused by doping effects from $O_2$ and $H_2O$ in the atmosphere, which leads to decrease in the $I_{on}/I_{off}$ and increase in the hysteresis. With encapsulation layers, however, the electrical stabilities of the OTFTs were improved significantly. In particular, the OTFTs with multi-stack hybrid encapsulation layer showed the best electrical stabilities up to the bending cycles of $10^5$ times compared to the devices with single organic encapsulation layer. Changes in electrical properties of cyclically bent OTFTs with encapsulation layers will be discussed in detail.

  • PDF

Electrical and Chemical Properties of ultra thin RT-MOCVD Deposited Ti-doped $Ta_2O_5$

  • Lee, S. J.;H. F. Luan;A. Mao;T. S. Jeon;Lee, C. h.;Y. Senzaki;D. Roberts;D. L. Kwong
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제1권4호
    • /
    • pp.202-208
    • /
    • 2001
  • In Recent results suggested that doping $Ta_2O_5$ with a small amount of $TiO_2$ using standard ceramic processing techniques can increase the dielectric constant of $Ta_2O_5$ significantly. In this paper, this concept is studied using RTCVD (Rapid Thermal Chemical Vapor Deposition). Ti-doped $Ta_2O_5$ films are deposited using $TaC_{12}H_{30}O_5N$, $C_8H_{24}N_4Ti$, and $O_2$ on both Si and $NH_3$-nitrided Si substrates. An $NH_3$-based interface layer at the Si surface is used to prevent interfacial oxidation during the CVD process and post deposition annealing is performed in $H_2/O_2$ ambient to improve film quality and reduce leakage current. A sputtered TiN layer is used as a diffusion barrier between the Al gate electrode and the $TaTi_xO_y$ dielectric. XPS analyses confirm the formation of a ($Ta_2O_5)_{1-x}(TiO_2)_x$ composite oxide. A high quality $TaTi_xO_y$ gate stack with EOT (Equivalent Oxide Thickness) of $7{\AA}$ and leakage current $Jg=O.5A/textrm{cm}^2$ @ Vg=-1.0V has been achieved. We have also succeeded in forming a $TaTi_x/O_y$ composite oxide by rapid thermal oxidation of the as-deposited CVD TaTi films. The electrical properties and Jg-EOT characteristics of these composite oxides are remarkably similar to that of RTCVD $Ta_2O_5, suggesting that the dielectric constant of $Ta_2O_5$ is not affected by the addition of $TiO_2$.

  • PDF

Si 기판 GaSb 기반 p-채널 HEMT 제작을 위한 오믹 접촉 및 식각 공정에 관한 연구 (A Study on the Ohmic Contacts and Etching Processes for the Fabrication of GaSb-based p-channel HEMT on Si Substrate)

  • 윤대근;윤종원;고광만;오재응;이재성
    • 전기전자학회논문지
    • /
    • 제13권4호
    • /
    • pp.23-27
    • /
    • 2009
  • 실리콘 기판 상에 MBE (molecular beam epitaxy)로 형성된 GaSb 기반 p-channel HEMT 소자를 제작하기 위하여 오믹 접촉 형성 공정과 식각 공정을 연구하였다. 먼저 각 소자의 절연을 위한 메사 식각 공정 연구를 수행하였으며, HF기반의 습식 식각 공정과 ICP(inductively coupled plasma)를 이용한 건식 식각 공정이 모두 사용되었다. 이와 함께 소스/드레인 영역 형성을 위한 오믹 접촉 형성 공정에 관한 연구를 진행하였으며 Ge/Au/Ni/Au 금속층 및 $300^{\circ}C$ 60초 RTA공정을 통해 $0.683\;{\Omega}mm$의 접촉 저항을 얻을 수 있었다. 더불어 HEMT 소자의 게이트 형성을 위한 게이트 리세스 공정을 AZ300 현상액과 citric산 기반의 습식 식각을 이용하여 연구하였으며, citric산의 경우 소자 구조에서 캡으로 사용된 GaSb와 베리어로 사용된 AlGaSb사이에서 높은 식각 선택비를 보였다.

  • PDF

Mist-CVD법으로 증착된 다결정 산화갈륨 박막의 MOSFET 소자 특성 연구 (Characteristics of MOSFET Devices with Polycrystalline-Gallium-Oxide Thin Films Grown by Mist-CVD)

  • 서동현;김용현;신윤지;이명현;정성민;배시영
    • 한국전기전자재료학회논문지
    • /
    • 제33권5호
    • /
    • pp.427-431
    • /
    • 2020
  • In this research, we evaluated the electrical properties of polycrystalline-gallium-oxIde (Ga2O3) thin films grown by mist-CVD. A 500~800 nm-thick Ga2O3 film was used as a channel in a fabricated bottom-gate MOSFET device. The phase stability of the β-phase Ga2O3 layer was enhanced by an annealing treatment. A Ti/Al metal stack served as source and drain electrodes. Maximum drain current (ID) exceeded 1 mA at a drain voltage (VD) of 20 V. Electron mobility of the β-Ga2O3 channel was determined from maximum transconductance (gm), as approximately, 1.39 ㎠/Vs. Reasonable device characteristics were demonstrated, from measurement of drain current-gate voltage, for mist-CVD-grown Ga2O3 thin films.

High-k HfO2와 HfO2/Al2O3/HfO2 적층막의 구조 안정성 및 전하 트랩핑 특성 연구 (Study on the Structural Stability and Charge Trapping Properties of High-k HfO2 and HFO2/Al2O3/HfO2 Stacks)

  • 안영수;허민영;강해윤;손현철
    • 대한금속재료학회지
    • /
    • 제48권3호
    • /
    • pp.256-261
    • /
    • 2010
  • In this work, high-k dielectric stacks of $HfO_2$ and $HfO_2$/$Al_2O_3$/$HfO_2$ (HAH) were deposited on $SiO_2/Si$ substrates by atomic layer deposition as charge trapping layers in charge trapping devices. The structural stability and the charge trapping characteristics of such stacks were investigated using Metal-Alumina-Hafnia-Oxide-Silicon (MAHOS) structure. The surface roughness of $HfO_2$ was stable up to 11 nm with the insertion of 0.2 nm thick $Al_2O_3$. The effect of the thickness of the HAH stack and the thickness of intermediate $Al_2O_3$ on charge trapping characteristics were investigated for MAHOS structure under various gate bias pulse with duration of 100 ms. The threshold voltage shift after programming and erase showed that the memory window was increased with increasing bias on gate. However, the programming window was independent of the thickness of HAH charge trapping layers. When the thickness of $Al_2O_3$insertion increased from 0.2 nm to 1 nm, the erase window was decreased without change in the programming window.

Stability of Sputtered Hf-Silicate Films in Poly Si/Hf-Silicate Gate Stack Under the Chemical Vapor Deposition of Poly Si and by Annealing

  • Kang, Sung-Kwan;Sinclair, Robert;Ko, Dae-Hong
    • 한국세라믹학회지
    • /
    • 제41권9호
    • /
    • pp.637-641
    • /
    • 2004
  • We investigated the effects of SiH$_4$ gas on the surface of Hf-silicate films during the deposition of polycrystalline (poly) Si films and the thermal stability of sputtered Hf-silicate films in poly Si/Hf-silicate structure by using High Resolution Transmission Electron Microscopy (HR-TEM) and X-ray Photoelectron Spectroscopy (XPS). Hf-silicate films were deposited by using DC-mag-netron sputtering with Hf target and Si target and poly Si films were deposited at 600$^{\circ}C$ by using Low Pressure Chemical Vapor Deposition (LPCVD) with SiH$_4$ gas. After poly Si film deposition at 600$^{\circ}C$, Hf silicide layer was observed between poly Si and Hf-silicate films due to the reaction between active SiH$_4$ gas and Hf-silicate films. After annealing at 900$^{\circ}C$, Hf silicide, formed during the deposition of poly Si, changed to Hf-silicate and the phase separation of the silicate was not observed. In addition, the Hf-silicate films remain amorphous phase.

BCl3/He 유도결합 플라즈마를 이용한 TiN 박막의 식각 특성 (Dry Etching Characteristics of TiN Thin Films in BCl3/He Inductively Coupled Plasma)

  • 주영희;우종창;김창일
    • 한국전기전자재료학회논문지
    • /
    • 제25권9호
    • /
    • pp.681-685
    • /
    • 2012
  • We investigated the dry etching characteristics of TiN in $TiN/Al_2O_3$ gate stack using a inductively coupled plasma system. TiN thin film is etched by BCl3/He plasma. The etching parameters are the gas mixing ratio, the RF power, the DC-bias voltages and process pressures. The highest etch rate is in $BCl_3/He$ (25%:75%) plasma. The selectivity of TiN thin film to $Al_2O_3$ is pretty similar with $BCl_3/He$ plasma. The chemical reactions of the etched TiN thin films are investigated by X-ray photoelectron spectroscopy. The intensities of the Ti 2p and the N 1s peaks are modified by $BCl_3$ plasma. Intensity and binding energy of Ti and N could be changed due to a chemical reaction on the surface of TiN thin films. Also we investigated that the non-volatile byproducts such as $TiCl_x$ formed by chemical reaction with Cl radicals on the surface of TiN thin films.

유도가열용 100kHz 5MVA 인버터 모듈 개발 (Development of 100kHz 5MVA Inverter Module for Induction Heating)

  • 유효열;심은용;강재봉;고창순;최길용;김형복
    • 전력전자학회:학술대회논문집
    • /
    • 전력전자학회 2010년도 하계학술대회 논문집
    • /
    • pp.287-288
    • /
    • 2010
  • The Induction Heating equipment is widely used for steel plate heating in the surface treatment process of steel industries. In the case of thin steel plate, for high efficiency We need the high frequency induction heating equipment more than 100kHz. But it is difficult to realize the high frequency and high power at the same time. That's why most high frequency equipment more than 100kHz has been imported from advanced Manufacturer. This paper will describe the development of 100kHz/5MVA inverter module for 100kHz/20MVA induction heating. We used the LCL resonance topology and ZVS/ZCS switching technology. And we also developed the low loss gate drive board and plate busbar inverter stack. We proved the performance by various experiment.

  • PDF

Electrical characteristics of high-k stack layered tunnel barriers with Post-Rapid thermal Annealing (PRA) for nonvolatile memory application

  • 황영현;유희욱;손정우;조원주
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2010년도 제39회 하계학술대회 초록집
    • /
    • pp.186-186
    • /
    • 2010
  • 소자의 축소화에 따라 floating gate 형의 flash 메모리 소자는 얇은 게이트 절연막 등의 이유로, 이웃 셀 간의 커플링 및 게이트 누설 전류와 같은 문제점을 지니고 있다. 이러한 문제점을 극복하기 위해 charge trap flash 메모리 (CTF) 소자가 연구되고 있지만, CTF 메모리 소자는 쓰기/지우기 속도와 데이터 보존 성능간의 trade-off 관계와 같은 문제점을 지니고 있다. 최근, 이를 극복하기 위한 방안으로, 다른 유전율을 갖는 유전체들을 적층시킨 터널 절연막을 이용한 Tunnel Barrier Engineered (TBE) 기술이 주목 받고 있다. 따라서, 본 논문에서는 TBE 기술을 적용한 MIS-capacitor를 높은 유전율을 가지는 Al2O3와 HfO2를 이용하여 제작하였다. 이를 위해 먼저 Si 기판 위에 Al2O3 /HfO2 /Al2O3 (AHA)를 Atomic Layer Deposition (ALD) 방법으로 약 2/1/3 nm의 두께를 가지도록 증착 하였고, Aluminum을 150 nm 증착 하여 게이트 전극으로 이용하였다. Capacitance-Voltage와 Current-Voltage 특성을 측정, 분석함으로써, AHA 구조를 가지는 터널 절연막의 전기적인 특성을 확인 하였다. 또한, high-k 물질을 이용한 터널 절연막을 급속 열처리 공정 (Rapid Thermal Annealing-RTA) 과 H2/N2분위기에서 후속열처리 공정 (Post-RTA)을 통하여 전기적인 특성을 개선 시켰다. 적층된 터널 절연막은 열처리를 통해 터널링 전류의 민감도의 향상과 함께 누설전류가 감소됨으로서 우수한 전기적인 특성이 나타남을 확인하였으며, 적층된 터널 절연막 구조와 적절한 열처리를 이용하여 빠른 쓰기/지우기 속도와 전기적인 특성이 향상된 비휘발성 메모리 소자를 기대할 수 있다.

  • PDF

테라비트급 나노 스케일 SONOS 플래시 메모리 제작 및 소자 특성 평가 (Fabrication and Device Performance of Tera Bit Level Nano-scaled SONOS Flash Memories)

  • 김주연;김문경;김병철;김정우;서광열
    • 한국전기전자재료학회논문지
    • /
    • 제20권12호
    • /
    • pp.1017-1021
    • /
    • 2007
  • To implement tera bit level non-volatile memories of low power and fast operation, proving statistical reproductivity and satisfying reliabilities at the nano-scale are a key challenge. We fabricate the charge trapping nano scaled SONOS unit memories and 64 bit flash arrays and evaluate reliability and performance of them. In case of the dielectric stack thickness of 4.5 /9.3 /6.5 nm with the channel width and length of 34 nm and 31nm respectively, the device has about 3.5 V threshold voltage shift with write voltage of $10\;{\mu}s$, 15 V and erase voltage of 10 ms, -15 V. And retention and endurance characteristics are above 10 years and $10^5$ cycle, respectively. The device with LDD(Lightly Doped Drain) process shows reduction of short channel effect and GIDL(Gate Induced Drain Leakage) current. Moreover we investigate three different types of flash memory arrays.