• 제목/요약/키워드: gate oxide

검색결과 886건 처리시간 0.023초

6H-SiC MOSFET과 디지털 IC 제작 (Fabrication of 6H-SiC MOSFET and Digital IC)

  • 김영석;오충완;최재승;송지헌;이장희;이형규;박근형
    • 한국전기전자재료학회논문지
    • /
    • 제16권7호
    • /
    • pp.584-592
    • /
    • 2003
  • 6H-SiC MOSFETs and digital ICs have been fabricated and characterized. PMOS devices are fabricated on an n-type epilayer while the NMOS devices are fabricated on implanted p-wells. NMOS and PMOS devices use a thermally grown gate oxide. SiC MOSFETs are fabricated using different impurity activation methods such as high temperature and newly proposed laser annealing methods. Several digital circuits, such as resistive road NMOS inverters, CMOS inverters, resistive road NMOS NANDs and NORs are fabricated and characterized.

p-채널 po1y-Si TFT 소자의 Hot-Carrier효과에 관한 연구 (A Study on the Hot-Carrier Effects of p-channel poly-Si TFT)

  • 진교원;박태성;이제혁;백희원;변문기;김영호
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1997년도 추계학술대회 논문집
    • /
    • pp.266-269
    • /
    • 1997
  • Hot carrier effects as a function of bias stress time and bias stress conditions were syste-matica1ly investigated in p-channel po1y-Si TFT's fabricated on the quartz substrate. The device degradation was observed for the negative bias stress. After positive bias stressing, Improvement of electrical characteristic except for subthreshold slope was observed. It was found that these results were related to the hot carrier injection into the gate oxide and interface states at the poly-Si/SiO$_2$interface rather than defects states generation under bias stress.

  • PDF

Optimal Design of Trench Power MOSFET for Mobile Application

  • Kang, Ey Goo
    • Transactions on Electrical and Electronic Materials
    • /
    • 제18권4호
    • /
    • pp.195-198
    • /
    • 2017
  • This research analyzed the electrical characteristics of an 80 V optimal trench power MOSFET (metal oxide field effect transistor) for mobile applications. The power MOSFET is a fast switching device in fields with low voltage(<100 V) such as mobile application. Moreover, the power MOSFET is a major carrier device that is not minor carrier accumulation when the device is turned off. We performed process and device simulation using TCAD tools such as MEDICI and TSUPREM. The electrical characteristics of the proposed trench gate power MOSFET such as breakdown voltage and on resistance were compared with those of the conventional power MOSFET. Consequently, we obtained breakdown voltage of 100 V and low on resistance of $130m{\Omega}$. The proposed power MOSFET will be used as a switch in batteries of mobile phones and note books.

P-채널 다결정 실리콘 박막 트랜지스터의 Alternate Bias 스트레스 효과 (Effect of Alternate Bias Stress on p-channel poly-Si TFT`s)

  • 김영호;조봉희;강동헌;길상근;임석범;임동준
    • 한국전기전자재료학회논문지
    • /
    • 제14권11호
    • /
    • pp.869-873
    • /
    • 2001
  • The effects of alternate bias stress on p-channel poly-Si TFT\`s has been systematically investigated. We alternately applied positive and negative bias stress on p-channel poly-Si TFT\`s, device Performance(V$\_$th/, g$\_$m/, leakage current, S-slope) are alternately appeared to be increasing and decreasing. It has been shown that device performance degrade under the negative bias stress while improve under the positive bias stress. This effects have been related to the hot carrier injection into the gate oxide rather than the generation of defect states within the poly-Si/SiO$_2$ interface under alternate bias stress.

  • PDF

$Si/Al_2O_3/Si$ 형태의 SOI(SOS) LIGBT 구조에서의 열전도 특성 분석 (The thermal conductivity analysis of the SOI LIGBT structure using $Al_2O_3$)

  • 김제윤;김재욱;성만영
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2003년도 추계학술대회 논문집 Vol.16
    • /
    • pp.163-166
    • /
    • 2003
  • The electrothermal simulation of high voltage LIGBT(Lateral Insulated Gate Bipolar Transistor) in thin Silicon on insulator (SOI) and Silicon on sapphire (SOS) for thermal conductivity and sink is performed by means of MEDICI. The finite element simulations demonstrate that the thermal conductivity of the buried oxide is an important parameter for the modeling of the thermal behavior of silicon-on-insulator (SOI) devices. In this paper, using for SOI LIGBT, we simulated electrothermal for device that insulator layer with $SiO_2\;and\;Al_2O_3$ at before and after latch up to measured the thermal conductivity and temperature distribution of whole device and verified that SOI LIGBT with $Al_2O_3$ insulator had good thermal conductivity and reliability

  • PDF

플레티늄-실리사이드를 이용한 쇼트키 장벽 다결정 박막 트랜지스터 (Schottky Barrier Thin Film Transistor by using Platinum-silicided Source and Drain)

  • 신진욱;정홍배;이영희;조원주
    • 한국전기전자재료학회논문지
    • /
    • 제22권6호
    • /
    • pp.462-465
    • /
    • 2009
  • Schottky barrier thin film transistors (SB-TFT) on polycrystalline silicon(poly-Si) are fabricated by platinum silicided source/drain for p-type SB-TFT. High quality poly-Si film were obtained by crystallizing the amorphous Si film with excimer laser annealing (ELA) or solid phase crystallization (SPC) method, The fabricated poly-Si SB-TFTs showed low leakage current level and a large on/off current ratio larger than 10), Significant improvement of electrical characteristics were obtained by the additional forming gas annealing in 2% $H_2/N_2$ ambient, which is attributed to the termination of dangling bond at the poly-Si grain boundaries as well as the reduction of interface trap states at gate oxide/poly-Si channel.

분광결상 타원계측법을 이용한 패턴이 형성된 나노박막의 두께측정 (Measurement of Thin Film Thickness of Patterned Samples Using Spectral Imaging Ellipsometry)

  • 제갈원;조용재;조현모;김현종;이윤우;김수현
    • 한국정밀공학회지
    • /
    • 제21권6호
    • /
    • pp.15-21
    • /
    • 2004
  • 반도체 제조산업과 나노, 바이오 산업의 비약적 발전에 따라 게이트 산화막(gate oxide)과 같이 반도체 제조공정에서 사용되는 유전체 박막(dielectric film)의 두께는 수 $\mu\textrm{m}$에서 수 nm 에 이르기까지 다양할 뿐 아니라 얇아지고 있으며, 또한 이러한 박막들이 다층으로 복잡하게 적층된 다층 박막의 응용이 높아지는 추세이다. 따라서, 반도체 및 광통신 소자, 발광소자, 바이오 칩 어레이 등과 같은 나노박막을 이용하는 산업에서는 박막의 두께 측정을 더욱 정확하고, 보다 빠르며 효율적으로 측정할 수 있는 박막 두께 측정용 계측기가 요구된다.(중략)

The Influence of Cyclic Treatments with H₂O₂ and HF Solutions on the Roughness of Silicon Surface

  • 이혜영;이충훈;전형탁;정동운
    • Bulletin of the Korean Chemical Society
    • /
    • 제18권7호
    • /
    • pp.737-740
    • /
    • 1997
  • The influence of cyclic treatments with H2O2/DIW (1 : 10) and HF/DIW (1 : 100) on the roughness of silicon surface in the wet chemical processing was investigated by atomic force microscopy (AFM). During the step of the SC-1 cleaning, there is a large increase in roughness on the silicon surface which will result in the poor gate oxide breakdown properties. The roughness of the silicon wafer after the SC-1 cleaning step was reduced by cyclic treatments of hydrogen peroxide solution and hydrofluoric acid solution instead of HF-only cleaning. AFM images after each step clearly illustrated that the average roughness of silicon surface after three times treatments with H2O2 and HF solutions was reduced by 10 times compared with that after the SC-1 cleaning step.

InGaAs 위의 NH3 Plasma Passivation을 이용한 ALD HfAlO유전체 계면전하(Dit) 향상 (Improved Dit between ALD HfAlO Dielectric and InGaAs Substrate Using NH3 Plasma Passivation)

  • 최재성
    • 반도체디스플레이기술학회지
    • /
    • 제17권4호
    • /
    • pp.27-31
    • /
    • 2018
  • The effect of $NH_3$ plasma passivation on the chemical and electrical characteristics of ALD HfAlO dielectric on the InGaAs substrate was investigated. The results show that $NH_3$ plasma passivation exhibit better electrical & chemical performance such as much lower leakage current, lower density of interface trap(Dit) level, and low unstable interfacial oxide. $NH_3$ plasma passivation can effectively enhance interfacial characteristics. Therefore $NH_3$ plasma passivation improved the HfAlO dielectric performance on the InGaAs substrate.

비대칭 DGMOSFET의 상하단 산화막 두께비에 따른 문턱전압 및 전도중심의 변화 (Deviation of Threshold Voltage and Conduction Path for the Ratio of Top and Bottom Oxide Thickness of Asymmetric Double Gate MOSFET)

  • 정학기
    • 한국정보통신학회:학술대회논문집
    • /
    • 한국정보통신학회 2014년도 추계학술대회
    • /
    • pp.765-768
    • /
    • 2014
  • 본 연구에서는 비대칭 이중게이트 MOSFET의 상하단 게이트 산화막 두께 비에 대한 문턱전압 및 전도중심의 변화에 대하여 분석하고자한다. 비대칭 이중게이트 MOSFET는 상하단 게이트 산화막의 두께를 다르게 제작할 수 있어 문턱전압이하 영역에서 전류를 제어할 수 있는 요소가 증가하는 장점이 있다. 상하단 게이트 산화막 두께 비에 대한 문턱전압 및 전도중심을 분석하기 위하여 포아송방정식을 이용하여 해석학적 전위분포를 구하였다. 이때 전하분포는 가우스분포함수를 이용하였다. 하단게이트 전압, 채널길이, 채널두께, 이온주입범위 및 분포편차를 파라미터로 하여 문턱전압 및 전도중심의 변화를 관찰한 결과, 문턱전압은 상하단 게이트 산화막 두께 비에 따라 큰 변화를 나타냈다. 특히 채널길이 및 채널두께의 절대값보다 비에 따라 문턱전압이 변하였으며 전도중심이 상단 게이트로 이동할 때 문턱전압은 증가하였다. 또한 분포편차보단 이온주입범위에 따라 문턱전압 및 전도중심이 크게 변화하였다.

  • PDF