• Title/Summary/Keyword: clock driver

Search Result 45, Processing Time 0.021 seconds

A 1.8V 50-MS/s 10-bit 0.18-um CMOS Pipelined ADC without SHA

  • Uh, Ji-Hun;Kim, Won-Myung;Kim, Sang-Hun;Jang, Young-Chan
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2011.05a
    • /
    • pp.143-146
    • /
    • 2011
  • A 50-MS/s 10-bit pipelined ADC with 1.2Vpp differential input range is proposed in this paper. The designed pipelined ADC consists of eight stage of 1.5bit/stage, one stage of 2bit/stage, digital error correction block, bias & reference driver, and clock generator. 1.5bit/stage is consists of sub-ADC, DAC and gain stage, Specially, a sample-and hold amplifier (SHA) is removed in the designed pipelined ADC to reduce the hardware and power consumption. Also, the proposed bootstrapped switch improves the Linearity of the input analog switch and the dynamic performance of the total ADC. The reference voltage was driven by using the on-chip reference driver without external reference. The proposed pipelined ADC was designed by using a 0.18um 1-poly 5-metal CMOS process with 1.8V supply. The total area including the power decoupling capacitor and power consumption are $0.95mm^2$ and 60mW, respectively. Also, the simulation result shows the ENOB of 9.3-bit at the Nyquist sampling rate.

  • PDF

A Charge Pump Design with Internal Pumping Capacitor for TFT-LCD Driver IC (내장형 펌핑 커패시터를 사용한 TFT-LCD 구동 IC용 전하펌프 설계)

  • Lim, Gyu-Ho;Song, Sung-Young;Park, Jeong-Hun;Li, Long-Zhen;Lee, Cheon-Hyo;Lee, Tae-Yeong;Cho, Gyu-Sam;Park, Mu-Hun;Ha, Pan-Bong;Kim, Young-Hee
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.11 no.10
    • /
    • pp.1899-1909
    • /
    • 2007
  • A cross-coupled charge pump with internal pumping capacitor, witch is advantages from a point of minimizing TFT-LCD driver IC module, is newly proposed in this paper. By using a NMOS and a PMOS diode connected to boosting node from VIN node, the pumping node is precharged to the same value each pumping node at start pumping operation. Since the lust-stage charge pump is designed differently from the other stage pumps, a back current of pumped charge from charge pumping node to input stage is prevented. As a pumping clock driver is located the font side of pumping capacitor, the driving capacity is improved by reducing a voltage drop of the pumping clock line from parasitic resistor. Finally, a layout area is decreased more compared with conventional cross-coupled charge pump by using a stack-MIM capacitors. A proposed charge pump for TFT-LCD driver IC is designed with $0.13{\mu}m$ triple-well DDI process, fabricated, and tested.

Low Power Consumption Scan Driver Using Depletion-Mode InGaZnO Thin-Film Transistors (공핍 모드 InGaZnO 박막 트랜지스터를 이용한 저소비전력 스캔 구동 회로)

  • Lee, Jin-Woo;Kwon, Oh-Kyong
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.49 no.2
    • /
    • pp.15-22
    • /
    • 2012
  • A low power consumption scan driver using depletion-mode n-type InGaZnO thin-film transistors is proposed. The proposed circuit uses 2 clock signals and generates the non-overlap output signals without the additional masking signals and circuits. The power consumption of the proposed circuit is decreased by reducing the number of the clock signals and short circuit current. The simulation results show that the proposed circuit operates successfully when the threshold voltage of TFT is varied from -3.0V to 1.0V. The proposed scan driver consumes 4.89mW when the positive and negative supply voltage is 15V and -5V, respectively, and the operating frequency is 46KHz on the XGA resolution panel.

Analysis of driver behavior related to frontal vehicle collision direction (정면충돌의 충돌방향과 관련된 운전자의 행동분석)

  • Lee, Myung-Lyeol;Kim, Ho-Jung;Lee, Kang-Hyun;Kim, Sang-Chul;Lee, Hyo-Ju;Choi, Hyo-Jueng
    • Journal of the Korea Academia-Industrial cooperation Society
    • /
    • v.17 no.5
    • /
    • pp.530-537
    • /
    • 2016
  • This study investigates frontal crashes, analyzes the driver's action related to the change of the collision direction and determines the severity of (bodily injury). This study was conducted from August, 2013, to January, 2014, and the data for the car damage and human body damage were collected by emergency medical teams. In terms of data collection, we collected the accident vehicle, crash direction, body damage, etc., based on the Korea In-depth Accident Study (KIDAS) and Injury Severity Score (ISS). We used Minitab 17 and SPSS 22.0 to do the frequency analysis and ANOVA. In the analysis results, the prevalence of frontal collisions was 55.8% and mostly occurred in the 12 o'clock direction. In the analysis of the frontal crash direction according to age, the average ages for the 11, 12 and 1 o'clock directions were $46.46{\pm}13.47$, $44.43{\pm}13.40$ and $52.46{\pm}12.04$, respectively, so the older age drivers had a high probability of the accident occurring in the 1 o'clock direction. In the analysis of men's frontal collision direction according to age, the average ages in the 11, 12 and 1 o'clock directions were $47.10{\pm}13.88$, $45.24{\pm}13.78$ and $55.73{\pm}13.38$, respectively, so older aged men had a high probability of having collisions in the 1 o'clock direction. However, the statistical analysis of the frontal crash direction according to age in women didn't show any meaningful trend. When comparing the ISS according to age of the men and women in the collision direction, the men were less likely to have a 12 o'clock collision when $ISS{\geq}9$ and more likely to have a 1 o'clock collision when ISS<9. As a result, frontal crashes are more likely to occur in the 12 o'clock direction and the ISS decreases because the likelihood of frontal crashes in the 1 o'clock direction increases with increasing age. Therefore, when men recognize that they are heading for a 12 o'clock direction collision, they try to steer to the left to reduce the body damage.

Increase the reliability of the gate driver for amorphous TFT displays

  • Wu, Bo-Cang;Shiau, Miin-Shyue;Wu, Hong-Chong;Liu, Don-Gey
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2008.10a
    • /
    • pp.1301-1304
    • /
    • 2008
  • In this study, we used a multiple phase scheme for the clock in the dual-pull-down driver for TFT display panels. In this scheme, the turn-on time for the transistors in the dual-pull-down structure was reduced from 1/2 to 1/4 or 1/8 of the period cycle time. While keeping proper operation of the transistor size of circuit was fine tuned to achieve an optimal performance. The relation between the active time and the transistor dimensions was obtained for the optimal design.

  • PDF

A Selective Current-supplying Parallel A/D Converter (선택적 전류공급구조를 갖는 병렬형 A/D 변환기)

  • Yang, Jung-Wook;Kim, Ook;Kim, Won-Chan
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.18 no.12
    • /
    • pp.1983-1993
    • /
    • 1993
  • A power-reduction technique for full-flash A/D converters is proposed. As the resolution of a full-flash A/D converter increases linearly, the number of comparators increases exponentially. The power dissipation is generally larger than other A/D converter architectures because there are many comparators, and they are operating continuously. In this proposed architecture, only a selected number of conmarators are made to operate instead of activating all the comparators of the full-flash A/D convertor. To determine whichcomparators should be activated, voltage levelfider circuits are used. A new clock driver is developed to suppress the dynamic glitch noise which is fed back into the input stage of the comparator. By using this clock driver, the glitch noise in the current source is reduced to one fourth of that when the typical clock signal is applied. The proposed architecture has been implemented with 1.2 m 5GHz BiCMOS technology. The maximum conversion speed is 350Msamples/s. and dissipates only 900mW.

  • PDF

Design and Simulation of KOMPSAT-3 Payload CCD Clock Driver (다목적실용위성3호 탑재체 CCD 제어클럭 드라이버 설계 및 시뮬레이션)

  • Kim, Young-Sun;Kong, Jong-Pil;Heo, Haeng-Pal;Park, Jong-Euk;Yong, Sang-Soon
    • Aerospace Engineering and Technology
    • /
    • v.8 no.1
    • /
    • pp.49-57
    • /
    • 2009
  • The camera electronics in the KOMPSAT-3 payload provides the several control clocks in order to move the charges, which are converted from the light in the pixel, in the vertical and horizontal direction. Generally, the control clocks depend on the CCD internal design in the system. The KOMPSAT-3 payload uses the CCD controlled by 3-phase vertical clocks and 4-phase timing. The camera generates the various clocks such as the vertical clocks, the horizontal clocks, the summing clocks, the reset clocks and so on. The vertical clocks are deeply related to the camera performance and synchronized with satellite scan-rate even though they are relatively slow. Also, it gives the horizontal clocks without distortion under the very fast pixel-rate. This paper shows the design and simulation of the CCD clocks driver for the KOMPSAT-3 payload.

  • PDF

A Wide Frequency Range LLC Resonant Controller IC with a Phase-Domain Resonance Deviation Prevention Circuit for LED Backlight Units

  • Park, YoungJun;Kim, Hongjin;Chun, Joo-Young;Lee, JooYoung;Pu, YoungGun;Lee, Kang-Yoon
    • Journal of Power Electronics
    • /
    • v.15 no.4
    • /
    • pp.861-875
    • /
    • 2015
  • This paper presents a wide frequency range LLC resonant controller IC for LED backlight units. In this paper a new phase-domain resonance deviation prevention circuit (RDPC), which covers a wide frequency and input voltage range, is proposed. In addition, a wide range gate clock generator and an automatic dead time generator are proposed. The chip is fabricated using 0.35 μm BCD technology. The die size is 2 x 2 mm2. The frequency of the clock generator ranges from 38 kHz to 400 kHz, and the dead time ranges from 300 ns to 2 μs. The current consumption of the LLC resonant controller IC is 4 mA for a 100 kHz operation frequency using a supply voltage of 15 V.

A High Efficiency Controller IC for LLC Resonant Converter in 0.35 μm BCD

  • Hong, Seong-Wha;Kim, Hong-Jin;Park, Hyung-Gu;Park, Joon-Sung;Pu, Young-Gun;Lee, Kang-Yoon
    • Journal of Power Electronics
    • /
    • v.11 no.3
    • /
    • pp.271-278
    • /
    • 2011
  • This paper presents a LLC resonant controller IC for secondary side control without external active devices to achieve low profile and low cost LED back light units. A gate driving transformer is adopted to isolate the primary side and the secondary side instead of an opto-coupler. A new integrated dimming circuitry is proposed to improve the dynamic current control characteristic and the current density of a LED for the brightness modulation of a large screen LCD. A dual-slope clock generator is proposed to overcome the frequency error due to the under shoot in conventional approaches. This chip is fabricated using 0.35 ${\mu}m$ BCD technology and the die size is $2{\times}2\;mm^2$. The frequency range of the clock generator is from 50 kHz to 500 kHz and the range of the dead time is from 50 ns to 2.2 ${\mu}s$. The efficiency of the LED driving circuit is 97 % and the current consumption is 40 mA for a 100 kHz operation frequency from a 15 V supply voltage.

Improved Charge Pump with Reduced Reverse Current

  • Gwak, Ki-Uk;Lee, Sang-Gug;Ryu, Seung-Tak
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.12 no.3
    • /
    • pp.353-359
    • /
    • 2012
  • A highly efficient charge pump that minimizes the reverse charge sharing current (in short, reverse current) is proposed. The charge pump employs auxiliary capacitors and diode-connected MOSFET along with an early clock to drive the charge transfer switches; this new method provides better isolation between stages. As a result, the amount of reverse current is reduced greatly and the clock driver can be designed with reduced transition slope. As a proof of the concept, a 1.1V-to-9.8 V charge pump was designed in a $0.35{\mu}m$ 18 V CMOS technology. The proposed architecture shows 1.6 V ~ 3.5 V higher output voltage compared with the previously reported architecture.