• Title/Summary/Keyword: circuit-level simulation

Search Result 276, Processing Time 0.026 seconds

Delta Sigma Modulation of Controller Input Signal for the LED Light Driver (시그마 델타 변조에 의한 LED 드라이버의 입력 콘트롤러 설계)

  • Um, Kee-Hong
    • The Journal of the Institute of Internet, Broadcasting and Communication
    • /
    • v.16 no.2
    • /
    • pp.151-155
    • /
    • 2016
  • In this paper, we present the LED dimming control system by using ADPCM (Adaptive Differential Pulse Code Modulation). This ADPCM apparatus accurately controls the LED current with high resolution reducing the RFI (radio frequency interference) due to the spreading out of the harmonics of current of pulses. Additionally, this makes it easier to increase the accuracy of control operation. This study introduces to make a digitally controlled circuit for controlling LED with high-energy efficient by adopting pulse current to LED. The LED current drive system we designed are two systems, the digitally-controlled unit and analog switching mode power supply unit, can be developed separately. The simulation shows the sigma delta modulation of digital to analog converter's output when the input level is 0.7. From this simulation, the output is approached to accurately 0.15% to target value with 510 pulses.

A Study on the Design of a Beta Ray Sensor for True Random Number Generators (진성난수 생성기를 위한 베타선 센서 설계에 관한 연구)

  • Kim, Young-Hee;Jin, HongZhou;Park, Kyunghwan;Kim, Jongbum;Ha, Pan-Bong
    • The Journal of Korea Institute of Information, Electronics, and Communication Technology
    • /
    • v.12 no.6
    • /
    • pp.619-628
    • /
    • 2019
  • In this paper, we designed a beta ray sensor for a true random number generator. Instead of biasing the gate of the PMOS feedback transistor to a DC voltage, the current flowing through the PMOS feedback transistor is mirrored through a current bias circuit designed to be insensitive to PVT fluctuations, thereby minimizing fluctuations in the signal voltage of the CSA. In addition, by using the constant current supplied by the BGR (Bandgap Reference) circuit, the signal voltage is charged to the VCOM voltage level, thereby reducing the change in charge time to enable high-speed sensing. The beta ray sensor designed with 0.18㎛ CMOS process shows that the minimum signal voltage and maximum signal voltage of the CSA circuit which are resulted from corner simulation are 205mV and 303mV, respectively. and the minimum and maximum widths of the pulses generated by comparing the output signal through the pulse shaper with the threshold voltage (VTHR) voltage of the comparator, were 0.592㎲ and 1.247㎲, respectively. resulting in high-speed detection of 100kHz. Thus, it is designed to count up to 100 kilo pulses per second.

Design of PMOS-Diode Type eFuse OTP Memory IP (PMOS-다이오드 형태의 eFuse OTP IP 설계)

  • Kim, Young-Hee;Jin, Hongzhou;Ha, Yoon-Gyu;Ha, Pan-Bong
    • The Journal of Korea Institute of Information, Electronics, and Communication Technology
    • /
    • v.13 no.1
    • /
    • pp.64-71
    • /
    • 2020
  • eFuse OTP memory IP is required to trim the analog circuit of the gate driving chip of the power semiconductor device. Conventional NMOS diode-type eFuse OTP memory cells have a small cell size, but require one more deep N-well (DNW) mask. In this paper, we propose a small PMOS-diode type eFuse OTP memory cell without the need for additional processing in the CMOS process. The proposed PMOS-diode type eFuse OTP memory cell is composed of a PMOS transistor formed in the N-WELL and an eFuse link, which is a memory element and uses a pn junction diode parasitic in the PMOS transistor. A core driving circuit for driving the array of PMOS diode-type eFuse memory cells is proposed, and the SPICE simulation results show that the proposed core circuit can be used to sense post-program resistance of 61㏀. The layout sizes of PMOS-diode type eFuse OTP memory cell and 512b eFuse OTP memory IP designed using 0.13㎛ BCD process are 3.475㎛ × 4.21㎛ (= 14.62975㎛2) and 119.315㎛ × 341.95㎛ (= 0.0408mm2), respectively. After testing at the wafer level, it was confirmed that it was normally programmed.

A Study on the Neutral Point Potential Variation under Open-Circuit Fault of Three-Level NPC Inverter (3레벨 NPC 인버터 개방성 고장 시 중성점 전압변동에 관한 연구)

  • Park, Jong-Je;Park, Byoung-Gun;Ha, Dong-Hyun;Hyun, Dong-Seok
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.14 no.4
    • /
    • pp.333-342
    • /
    • 2009
  • Three-level Diode Clamped Multilevel Inverter, generally known as Neutral-Point-Clamped (NPC) Inverter, has an inherent problem causing Neutral Point (NP) potential variation. Until now, in many literatures NP potential problem has been investigated and lots of solutions have also been proposed. However, under fault and fault tolerant control, distinctive feature for NP potential variation problem was rarely published from the standpoint of reliability. In this paper, NP potential is analytically investigated both normal and faulty conditions under carrier based PWM. Subsequently, relation between fault detection time and size of capacitor is analyzed. This information is explored by simulation and experiment results, which contribute to enhance the reliability of inverter system.

Preprocessing Stage of Timing Simulator, TSIM1.0 : Partitioning and Dynamic Waveform Storage Management (Timing Simulator인 TSIM1.0에서의 전처리 과정 : 회로분할과 파형정보처리)

  • Kwon, Oh-Bong;Yoon, Hyun-Ro;Lee, Ki-Jun
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.26 no.3
    • /
    • pp.153-159
    • /
    • 1989
  • This paper describes the algorithms employed in the preprocessing stage of the timing simulator, TSIM1.0, which is based on the Waveform Relaxation Method (WRM) at the CELL-level. The preprocessing stage in TSIM1.0 (1)partitions a given circuit into DC connected blocks (DCB's) (2) forms strongly connected circuts (SCC's) and (3) orders CELL's Also, the efficient waveform management technique for the WRM is described, which allows the overwriting of the waveform management technique for the WRM is described. which allows the overwriting of the waveform information to save the storage requirements. With TSIM1.0, circuits containing up to 5000 MOSFET's can be analyzed within 1 hour computation time on the IBM PC/AT. The simulation results for several types of MOS digital circuits are given to verify the performance of TSIM1.0.

  • PDF

Non-Invasive Blood Glucose Sensor By Sub-Microwave Oscillator (준 마이크로파 발진기를 이용한 비 침습 혈당 센서)

  • Yun, Gi-Ho
    • Journal of the Korea Convergence Society
    • /
    • v.8 no.9
    • /
    • pp.9-16
    • /
    • 2017
  • In this paper, sub-microwave oscillator sensor is proposed to non-invasively monitor the glucose concentration level of the human biological tissue by oscillation frequency variation. Inductive slot in the ground plane of the microstrip line is combined with the biological tissue, to realize the resonator as a part of the oscillator sensor. The phantom box mimicking the human tissue is introduced for simulation of the resonator which resonance frequency correspondingly shifts up on three step glucose concentration levels(0, 400, 800 mg/dL). Oscillator sensor circuit is fabricated as a prototype. Pig tissues instead of human is used. Oscillation frequency shift of about 14 MHz per glucose level of 400 mg/dL has been successfully measured around 1,100 MHz. This proves that the proposed sensor is applicable to a blood glucose sensor.

A Study on an Efficient VDES Gain Control Method Conforming to the International Standard (국제 표준 규격에 부합하는 효율적인 VDES 이득제어 방안 연구)

  • Yong-Duk Kim;Min-Young Hwang;Won-Yong Kim;Jeong-Hyun Kim;Jin-Ho Yoo
    • Proceedings of the Korean Institute of Navigation and Port Research Conference
    • /
    • 2022.06a
    • /
    • pp.339-343
    • /
    • 2022
  • In this study, a method for simplifying the structure of the VDES RF receiver, and the gain control method of the receiver to comply with the international standard in this structure was described. The input level of the wanted signal and unwanted signal to the receiver was defined, and when the two signals were input, the saturation state at the ADC was checked at the receiver output. As a result of the simulation by the circuit simulator, it was satisfied that the output power of the receiver was in the SFDR region of ADC with respect to the adjacent channel interference ratio, intermodulation, and blocking level. Through this study, it was found that the structure of th proposed RF receiver conforms to the international standard.

  • PDF

A Study on the Airflow Distribution in the Diagonal Ventilation Circuit for the Design of a High Level Radioactive Waste Repository (고준위 방사성 폐기물 처분장 설계를 위한 Diagonal 환기 회로 내 공기량 분배에 관한 연구)

  • Hwang, In-Phil;Choi, Heui-Joo;Roh, Jang-Hoon;Kim, Jin
    • Tunnel and Underground Space
    • /
    • v.22 no.3
    • /
    • pp.173-180
    • /
    • 2012
  • In this study, diagonal ventilation circuits that are advantageous in air flow direction control were studied. Based on the results of the study, it could be seen that air volumes in diagonal ventilation circuits could also be calculated using numerical formulas or programs if the air volumes and air flow directions to be infused into diagonal branches are determined in advance as with other serial/parallel circuits. To apply the results, design plans for high level radioactive waste repositories applied with diagonal ventilation circuits and parallel ventilation circuits. To compared the each design plans and obtain expected operation results, ventilation network simulations were conducted through the Ventsim program which is a ventilation networking program. Based on the results, in the case of diagonal repositories that was expected to cause great increases in resistance, fan pressure was 1570 pa, total flux was 84 $m^3/s$, fan efficiency was 76.4%, fan power consumption was 181.2 kW and annual fan operating costs were 178,710,838 and thus maximum around 8% differences were shown in pressure and flux values and a difference of around 1.5% was shown in terms of operating costs.

Analysis of a Harmonics Neutralized 48-Pulse STATCOM with GTO Based Voltage Source Converters

  • Singh, Bhim;Saha, Radheshyam
    • Journal of Electrical Engineering and Technology
    • /
    • v.3 no.3
    • /
    • pp.391-400
    • /
    • 2008
  • Multi-pulse topology of converters using elementary six-pulse GTO - VSC (gate turn off based voltage source converter) operated under fundamental frequency switching (FFS) control is widely adopted in high power rating static synchronous compensators (STATCOM). Practically, a 48-pulse ($6{\times}8$ pulse) configuration is used with the phase angle control algorithm employing proportional and integral (PI) control methodology. These kinds of controllers, for example the ${\pm}80MVAR$ compensator at Inuyama switching station, KEPCO, Japan, employs two stages of magnetics viz. intermediate transformers (as many as VSCs) and a main coupling transformer to minimize harmonics distortion in the line and to achieve a desired operational efficiency. The magnetic circuit needs altogether nine transformers of which eight are phase shifting transformers (PST) used in the intermediate stage, each rating equal to or more than one eighth of the compensator rating, and the other one is the main coupling transformer having a power rating equal to that of the compensator. In this paper, a two-level 48-pulse ${\pm}100MVAR$ STATCOM is proposed where eight, six-pulse GTO-VSC are employed and magnetics is simplified to single-stage using four transformers of which three are PSTs and the other is a normal transformer. Thus, it reduces the magnetics to half of the value needed in the commercially available compensator. By adopting the simple PI-controllers, the model is simulated in a MATLAB environment by SimPowerSystems toolbox for voltage regulation in the transmission system. The simulation results show that the THD levels in line voltage and current are well below the limiting values specified in the IEEE Std 519-1992 for harmonic control in electrical power systems. The controller performance is observed reasonably well during capacitive and inductive modes of operation.

Low Power Cryptographic Design based on Circuit Size Reduction (회로 크기 축소를 기반으로 하는 저 전력 암호 설계)

  • You, Young-Gap;Kim, Seung-Youl;Kim, Yong-Dae;Park, Jin-Sub
    • The Journal of the Korea Contents Association
    • /
    • v.7 no.2
    • /
    • pp.92-99
    • /
    • 2007
  • This paper presented a low power design of a 32bit block cypher processor reduced from the original 128bit architecture. The primary purpose of this research is to evaluate physical implementation results rather than theoretical aspects. The data path and diffusion function of the processor were reduced to accommodate the smaller hardware size. As a running example demonstrating the design approach, we employed a modified ARIA algorithm having four S-boxes. The proposed 32bit ARIA processor comprises 13,893 gates which is 68.25% smaller than the original 128bit structure. The design was synthesized and verified based on the standard cell library of the MagnaChip's 0.35um CMOS Process. A transistor level power simulation shows that the power consumption of the proposed processor reduced to 61.4mW, which is 9.7% of the original 128bit design. The low power design of the block cypher Processor would be essential for improving security of battery-less wireless sensor networks or RFID.