• Title/Summary/Keyword: chip processing

Search Result 807, Processing Time 0.026 seconds

Low Power Current mode Signal Processing for Maritime data Communication (해상 데이터 통신을 위한 저전력 전류모드 신호처리)

  • Kim, Seong-Kweon;Cho, Seung-Il;Cho, Ju-Phil;Yang, Chung-Mo;Cha, Jae-sang
    • The Journal of the Institute of Internet, Broadcasting and Communication
    • /
    • v.8 no.4
    • /
    • pp.89-95
    • /
    • 2008
  • In the maritime communication, Orthogonal Frequency Division Multiplexing (OFDM) communication terminal should be operated with low power consumption, because the communication should be accomplished in the circumstance of disaster. Therefore, Low power FFT processor is required to be designed with current mode signal processing technique than digital signal processing. Current- to-Voltage Converter (IVC) is a device that converts the output current signal of FFT processor into the voltage signal. In order to lessen the power consumption of OFDM terminal, IVC should be designed with low power design technique and IVC should have wide linear region for avoiding distortion of signal voltage. To design of one-chip of the FFT LSI and IVC, IVC should have a small chip size. In this paper, we proposed the new IVC with wide linear region. We confirmed that the proposed IVC operates linearly within 0.85V to 1.4V as a function of current-mode FFT output range of -100~100[uA]. Designed IVC will contribute to realization of low-power maritime data communication using OFDM system.

  • PDF

A linear array SliM-II image processor chip (선형 어레이 SliM-II 이미지 프로세서 칩)

  • 장현만;선우명훈
    • Journal of the Korean Institute of Telematics and Electronics C
    • /
    • v.35C no.2
    • /
    • pp.29-35
    • /
    • 1998
  • This paper describes architectures and design of a SIMD type parallel image processing chip called SliM-II. The chiphas a linear array of 64 processing elements (PEs), operates at 30 MHz in the worst case simulation and gives at least 1.92 GIPS. In contrast to existing array processors, such as IMAP, MGAP-2, VIP, etc., each PE has a multiplier that is quite effective for convolution, template matching, etc. The instruction set can execute an ALU operation, data I/O, and inter-PE communication simulataneously in a single instruction cycle. In addition, during the ALU/multiplier operation, SliM-II provides parallel move between the register file and on-chip memory as in DSP chips, SliM-II can greatly reduce the inter-PE communication overhead, due to the idea a sliding, which is a technique of overlapping inter-PE communication with computation. Moreover, the bandwidth of data I/O and inter-PE communication increases due to bit-parallel data paths. We used the COMPASS$^{TM}$ 3.3 V 0.6.$\mu$m standrd cell library (v8r4.10). The total number of transistors is about 1.5 muillions, the core size is 13.2 * 13.0 mm$^{2}$ and the package type is 208 pin PQ2 (Power Quad 2). The performance evaluation shows that, compared to a existing array processors, a proposed architeture gives a significant improvement for algorithms requiring multiplications.s.

  • PDF

A Design of an AES-based Security Chip for IoT Applications using Verilog HDL (IoT 애플리케이션을 위한 AES 기반 보안 칩 설계)

  • Park, Hyeon-Keun;Lee, Kwangjae
    • The Transactions of the Korean Institute of Electrical Engineers P
    • /
    • v.67 no.1
    • /
    • pp.9-14
    • /
    • 2018
  • In this paper, we introduce an AES-based security chip for the embedded system of Internet of Things(IoT). We used Verilog HDL to implement the AES algorithm in FPGA. The designed AES module creates 128-bit cipher by encrypting 128-bit plain text and vice versa. RTL simulations are performed to verify the AES function and the theory is compared to the results. An FPGA emulation was also performed with 40 types of test sequences using two Altera DE0-Nano-SoC boards. To evaluate the performance of security algorithms, we compared them with AES implemented by software. The processing cycle per data unit of hardware implementation is 3.9 to 7.7 times faster than software implementation. However, there is a possibility that the processing speed grow slower due to the feature of the hardware design. This can be solved by using a pipelined scheme that divides the propagation delay time or by using an ASIC design method. In addition to the AES algorithm designed in this paper, various algorithms such as IPSec can be implemented in hardware. If hardware IP design is set in advance, future IoT applications will be able to improve security strength without time difficulties.

Studies on storage of potato chip variefies on spring crop (춘작 재배시 Chip 가공용 감자 품종에 따른 저장성 연구)

  • Kim, Kyung-Je;Lee, Eun-Sang
    • Korean Journal of Organic Agriculture
    • /
    • v.10 no.4
    • /
    • pp.69-78
    • /
    • 2002
  • This experiment was conducted to investigate the changes of sugar contents and chip color during 104days storage after harvesting of five potato varieties. The potato varieties were planted on 1st April in 1999 and harvested on 10. July in 1999. $No_2$ contents in potato petiole tended to decrease repidly at tuber maturing stage. $K^+$ contents in potato petiole tended to in crease at 70 days ofter planting on medium maturing varieties, and at 90 days after planting on late maturing variety. Snowden variety was no desirable cultivar for processing on spring cultivation due to long growth period. Contents of solid and sugar in potatoes affected on potato chip color. Higher contents of solid in potato varieties showed low sugar contents and no change on chip color during storage.

  • PDF

Design and implementation of the SliM image processor chip (SliM 이미지 프로세서 칩 설계 및 구현)

  • 옹수환;선우명훈
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.33A no.10
    • /
    • pp.186-194
    • /
    • 1996
  • The SliM (sliding memory plane) array processor has been proposed to alleviate disadvantages of existing mesh-connected SIMD(single instruction stream- multiple data streams) array processors, such as the inter-PE(processing element) communication overhead, the data I/O overhead and complicated interconnections. This paper presents the deisgn and implementation of SliM image processor ASIC (application specific integrated circuit) chip consisting of mesh connected 5 X 5 PE. The PE architecture implemented here is quite different from the originally proposed PE. We have performed the front-end design, such as VHDL (VHSIC hardware description language)modeling, logic synthesis and simulation, and have doen the back-end design procedure. The SliM ASIC chip used the VTI 0.8$\mu$m standard cell library (v8r4.4) has 55,255 gates and twenty-five 128 X 9 bit SRAM modules. The chip has the 326.71 X 313.24mil$^{2}$ die size and is packed using the 144 pin MQFP. The chip operates perfectly at 25 MHz and gives 625 MIPS. For performance evaluation, we developed parallel algorithms and the performance results showed improvement compared with existing image processors.

  • PDF

Study on the Machinability of Pinus densiflora at Chunyang District for Wood Patterns - Effect of Chip-Tool Contact Stress Distribution in Workpiece During of Wood Machining - (목형용(木型用) 춘양목(春陽木)의 절삭가공(切削加工) 특성(特性)에 관(關)한 연구(硏究)(제1보(第1報)) - 절삭중(切削中) 공구면(工具面)의 응력분포에 미치는 접촉(接觸)칩의 영향(影響) -)

  • Kim, Jeong-Du
    • Journal of the Korean Wood Science and Technology
    • /
    • v.16 no.4
    • /
    • pp.54-60
    • /
    • 1988
  • Machinabilities means inherent properties of pinus densiflora at Chunyang district to be CNC machined easily or not, and processing abilities of the tool and machine together. This explanation signifies that machinabilities have two phases of signification, depended on considering and stress either materials or tools preferentially. This paper discuss machinabilities, the following items are usually employed as the indices of stress distribution at the cutting tool rake face. The stress distributions on the chip - tool contact surface at the early stage of the chip forming and under the stage of fringe pattern in wood cutting were analyzed the photoelastic method. The tool used in the present experiment was the special cutting tool H.S.S. one made in laboratory. And isochromatic fringe pattern and isolinic line of work piece by chip-behavior during the cutting operation were photographed with the feed camera continuously. The effects on the stress, distribution on the rake face of the epoxy tool and the strain distribution in the work piece of wood plate by chip behavior are cleared in pre cent experiment.

  • PDF

Performance Analysis of MCR-DS/CDMA Systems Using a Simplified Expression for the Improved Gaussian Approximation (향상된 정규 근사법의 간략화된 표현을 이용한 MCR-DS/CDMA 시스템의 성능 분석)

  • 주민철;김귀훈;김형명
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.25 no.8B
    • /
    • pp.1357-1370
    • /
    • 2000
  • In this paper, we investigate the performance of asynchronous multiple-chip-rate (MCR)-DS/CDMA systems, where singles are transmitted at different chip rates, processing gains, and transmitted powers according to the required services and their own bit rates. A simplified expression for the improved Gaussian approximation (SEIGA), which is hewn for as a very accurate and simple tool for the performance evaluation, is applied to MCR systems, The correlations between chip waveforms and integrations are utilized instead of correlations between chip sequences which are used in conventional method [6] [7][8], and since this approach makes use of the system model parameter directly, we obtain more direct relationship among system parameters. Simulation results show that the performance of MCR-DS/CDMA systems can be evaluated more accurately by using the proposed procedure than by using the GA.

  • PDF

Measurement of RBC (red blood cell) deformability using 3D Printed Chip combined with Smartphone (스마트 폰 기반 3D 프린팅 칩을 이용한 적혈구 변형성 측정)

  • Lee, Suhwan;Hong, Hyeonji;Yeom, Eunseop;Song, Jae Min
    • Journal of the Korean Society of Visualization
    • /
    • v.18 no.3
    • /
    • pp.103-108
    • /
    • 2020
  • RBC (red blood cell) deformability is one of factors inducing blood shear thinning effect. Reduction of RBC deformability increases blood viscosity in high shear region. In this study, 3D printed chip with proper distribution of wall shear rate (WSR) was proposed to measure RBC deformability of blood samples. To fabricate 3D printed chip, the design of 3D printed chip determined through numerical simulation was modified based on the resolution of the 3D printer. For the estimation of pressure drop in the 3D printed chip, two bypass outlets with low and high WSR are exposed to atmospheric pressure through the needles. By positioning the outlet of needles in the gravity direction, the formation of droplets at bypass outlets can be captured by smartphone. Through image processing and fast Fourier transform (FFT) analysis, the frequency of droplet formation was analyzed. Since the frequency of droplet formation is related with the pressure at bypass, high pressure drop caused by reduction of RBC deformability can be estimated by monitoring the formation of blood droplets using the smartphone.

Hardware Approach to Fuzzy Inference―ASIC and RISC―

  • Watanabe, Hiroyuki
    • Proceedings of the Korean Institute of Intelligent Systems Conference
    • /
    • 1993.06a
    • /
    • pp.975-976
    • /
    • 1993
  • This talk presents the overview of the author's research and development activities on fuzzy inference hardware. We involved it with two distinct approaches. The first approach is to use application specific integrated circuits (ASIC) technology. The fuzzy inference method is directly implemented in silicon. The second approach, which is in its preliminary stage, is to use more conventional microprocessor architecture. Here, we use a quantitative technique used by designer of reduced instruction set computer (RISC) to modify an architecture of a microprocessor. In the ASIC approach, we implemented the most widely used fuzzy inference mechanism directly on silicon. The mechanism is beaded on a max-min compositional rule of inference, and Mandami's method of fuzzy implication. The two VLSI fuzzy inference chips are designed, fabricated, and fully tested. Both used a full-custom CMOS technology. The second and more claborate chip was designed at the University of North Carolina(U C) in cooperation with MCNC. Both VLSI chips had muliple datapaths for rule digital fuzzy inference chips had multiple datapaths for rule evaluation, and they executed multiple fuzzy if-then rules in parallel. The AT & T chip is the first digital fuzzy inference chip in the world. It ran with a 20 MHz clock cycle and achieved an approximately 80.000 Fuzzy Logical inferences Per Second (FLIPS). It stored and executed 16 fuzzy if-then rules. Since it was designed as a proof of concept prototype chip, it had minimal amount of peripheral logic for system integration. UNC/MCNC chip consists of 688,131 transistors of which 476,160 are used for RAM memory. It ran with a 10 MHz clock cycle. The chip has a 3-staged pipeline and initiates a computation of new inference every 64 cycle. This chip achieved an approximately 160,000 FLIPS. The new architecture have the following important improvements from the AT & T chip: Programmable rule set memory (RAM). On-chip fuzzification operation by a table lookup method. On-chip defuzzification operation by a centroid method. Reconfigurable architecture for processing two rule formats. RAM/datapath redundancy for higher yield It can store and execute 51 if-then rule of the following format: IF A and B and C and D Then Do E, and Then Do F. With this format, the chip takes four inputs and produces two outputs. By software reconfiguration, it can store and execute 102 if-then rules of the following simpler format using the same datapath: IF A and B Then Do E. With this format the chip takes two inputs and produces one outputs. We have built two VME-bus board systems based on this chip for Oak Ridge National Laboratory (ORNL). The board is now installed in a robot at ORNL. Researchers uses this board for experiment in autonomous robot navigation. The Fuzzy Logic system board places the Fuzzy chip into a VMEbus environment. High level C language functions hide the operational details of the board from the applications programme . The programmer treats rule memories and fuzzification function memories as local structures passed as parameters to the C functions. ASIC fuzzy inference hardware is extremely fast, but they are limited in generality. Many aspects of the design are limited or fixed. We have proposed to designing a are limited or fixed. We have proposed to designing a fuzzy information processor as an application specific processor using a quantitative approach. The quantitative approach was developed by RISC designers. In effect, we are interested in evaluating the effectiveness of a specialized RISC processor for fuzzy information processing. As the first step, we measured the possible speed-up of a fuzzy inference program based on if-then rules by an introduction of specialized instructions, i.e., min and max instructions. The minimum and maximum operations are heavily used in fuzzy logic applications as fuzzy intersection and union. We performed measurements using a MIPS R3000 as a base micropro essor. The initial result is encouraging. We can achieve as high as a 2.5 increase in inference speed if the R3000 had min and max instructions. Also, they are useful for speeding up other fuzzy operations such as bounded product and bounded sum. The embedded processor's main task is to control some device or process. It usually runs a single or a embedded processer to create an embedded processor for fuzzy control is very effective. Table I shows the measured speed of the inference by a MIPS R3000 microprocessor, a fictitious MIPS R3000 microprocessor with min and max instructions, and a UNC/MCNC ASIC fuzzy inference chip. The software that used on microprocessors is a simulator of the ASIC chip. The first row is the computation time in seconds of 6000 inferences using 51 rules where each fuzzy set is represented by an array of 64 elements. The second row is the time required to perform a single inference. The last row is the fuzzy logical inferences per second (FLIPS) measured for ach device. There is a large gap in run time between the ASIC and software approaches even if we resort to a specialized fuzzy microprocessor. As for design time and cost, these two approaches represent two extremes. An ASIC approach is extremely expensive. It is, therefore, an important research topic to design a specialized computing architecture for fuzzy applications that falls between these two extremes both in run time and design time/cost. TABLEI INFERENCE TIME BY 51 RULES {{{{Time }}{{MIPS R3000 }}{{ASIC }}{{Regular }}{{With min/mix }}{{6000 inference 1 inference FLIPS }}{{125s 20.8ms 48 }}{{49s 8.2ms 122 }}{{0.0038s 6.4㎲ 156,250 }} }}

  • PDF

The Tracing Algorithm for Center Pixel of Character Image and the Design of Neural Chip (문자영상의 중심화소 추적 알고리즘 및 신경칩 설계)

  • 고휘진;여진경;정호선
    • Journal of the Korean Institute of Telematics and Electronics B
    • /
    • v.29B no.8
    • /
    • pp.35-43
    • /
    • 1992
  • We have presented the tracing algorithm for center pixel of character image. Character image was read by scanner device. Performing the tracing process, it can be possible to detect feature points, such as branch point, stroke of 4 directions. So, the tracing process covers the thinning and feature point detection process for improving the processing time. Usage of suggested tracing algorithm instead of thinning that is the preprocessing of character recognition increases speed up to 5 times. The preprocessing chip has been designed by using single layer perceptron algorithm.

  • PDF