• 제목/요약/키워드: capacitance - voltage (C-V)

검색결과 321건 처리시간 0.025초

고희석 SiH4 가스를 이용하여 증착한 저온 PECVD 실리콘 질화물 박막의 기계적, 전기적 특성연구 (Characteristics of Low Temperature SiNx Films Deposited by Using Highly Diluted Silane in Nitrogen)

  • 노길선;금기수;홍완식
    • 대한금속재료학회지
    • /
    • 제50권8호
    • /
    • pp.613-618
    • /
    • 2012
  • We report on electrical and mechanical properties of silicon nitride ($SiN_x$) films deposited by a plasma enhanced chemical vapor deposition (PECVD) method at $200^{\circ}C$ from $SiH_4$ highly diluted in $N_2$. The films were also prepared from $SiH_4$ diluted in He for comparison. The $N_2$ dilution was also effective in improving adhesion of the $SiN_x$ films, fascilitating construction of thin film transistors (TFTs). Metal-insulator-semiconductor (MIS) and Metal-insulator-Metal (MIM) structures were used for capacitance-voltage (C-V) and current-voltage (I-V) measurements, respectively. The resistivity and breakdown field strength of the $SiN_x$ films from $N_2$-diluted $SiH_4$ were estimated to be $1{\times}10^{13}{\Omega}{\cdot}cm$, 7.4 MV/cm, respectively. The MIS device showed a hysteresis window and a flat band voltage shift of 3 V and 0.5 V, respectively. The TFTs fabricated by using these films showed a field-effect mobility of $0.16cm^2/Vs$, a threshold voltage of 3 V, a subthreshold slope of 1.2 V/dec, and an on/off ratio of > $10^6$.

평면구조 P-MOS DRAM 셀의 커패시터 VT 이온주입의 최적화 (Optimization of Capacitor Threshold VT Implantation for Planar P-MOS DRAM Cell)

  • 장성근;김윤장
    • 한국전기전자재료학회논문지
    • /
    • 제19권2호
    • /
    • pp.126-129
    • /
    • 2006
  • We investigated an optimized condition of the capacitor threshold voltage implantation(capacitor $V_T$ Implant) in planar P-MOS DRAM Cell. Several samples with different condition of the capacitor $V_T$ Implant were prepared. It appeared that for the capacitor $V_T$ Implant of $BF_2\;2.0{\times}l0^{13}\;cm^{-2}$ 15 KeV, refresh time is three times larger than that of the sample, in which capacitor $V_T$ Implant is in $BF_2\;1.0{\times}l0^{13}\;cm^{-2}$ 15 KeV. Raphael simulation revealed that the lowed maximum electric field and lowed minimum depletion capacitance ($C_{MIN}$) under the capacitor resulted in well refresh characteristics.

Activated carbons prepared from mixtures of coal tar pitch and petroleum pitch and their electrochemical performance as electrode materials for electric double-layer capacitor

  • Lee, Eunji;Kwon, Soon Hyung;Choi, Poo Reum;Jung, Ji Chul;Kim, Myung-Soo
    • Carbon letters
    • /
    • 제16권2호
    • /
    • pp.78-85
    • /
    • 2015
  • Activated carbons (ACs) were prepared by activation of coal tar pitch (CTP) in the range of $700^{\circ}C-1000^{\circ}C$ for 1-4 h using potassium hydroxide (KOH) powder as the activation agent. The optimal activation conditions were determined to be a CTP/KOH ratio of 1:4, activation temperature of $900^{\circ}C$, and activation time of 3 h. The obtained ACs showed increased pore size distribution in the range of 1 to 2 nm and the highest specific capacitance of 122 F/g in a two-electrode system with an organic electrolyte, as measured by a charge-discharge method in the voltage range of 0-2.7 V. In order to improve the performance of the electric double-layer capacitor electrode, various mixtures of CTP and petroleum pitch (PP) were activated at the optimal activation conditions previously determined for CTP. Although the specific capacitance of AC electrodes prepared from CTP only and the mixtures of CTP and PP was not significantly different at a current density of 1 A/g, the AC electrodes from CTP and PP mixtures showed outstanding specific capacitance at higher current rates. In particular, CTP-PP61 (6:1 mixture) had the highest specific capacitance of 132 F/g, and the specific capacitance remained above 90% at a high current density of 3 A/g. It was found that the high specific capacitance could be attributed to the increased micro-pore volume of ACs with pore sizes from 1 to 2 nm, and the high power density could be attributed to the increased meso-pore volume.

Structural and Electrical Properties of an Electrolyte-insulator-metal Device with Variations in the Surface Area of the Anodic Aluminum Oxide Template for pH Sensors

  • Kim, Yong-Jun;Lee, Sung-Gap;Yeo, Jin-Ho;Jo, Ye-Won
    • Journal of Electrical Engineering and Technology
    • /
    • 제10권6호
    • /
    • pp.2364-2367
    • /
    • 2015
  • In this study, we fabricated an electrolyte-insulator-metal (EIM) device incorporating a high-k Al2O3 sensing membrane using a porous anodic aluminum oxide (AAO) through a two-step anodizing process for pH detection. The structural properties were observed by field-emission scanning electron microscopy (FE-SEM) and X-ray diffraction patterns (XRD). Electrochemical measurements taken consisted of capacitance-voltage (C-V), hysteresis voltage and drift rates. The average pore diameter and depth of the AAO membrane with a pore-widening time of 20 min were 123nm and 273.5nm, respectively. At a pore-widening time of 20 min, the EIM device using anodic aluminum oxide exhibited a high sensitivity (56mV/pH), hysteresis voltage (6.2mV) and drift rate (0.25mV/pH).

$(Bi,La)Ti_3O_{12}$ 강유전체 박막 게이트를 갖는 전계효과 트랜지스터 소자의 제작 (Preparation of Field Effect Transistor with $(Bi,La)Ti_3O_{12}$ Ferroelectric Thin Film Gate)

  • 서강모;박지호;공수철;장호정;장영철;심선일;김용태
    • 한국마이크로전자및패키징학회:학술대회논문집
    • /
    • 한국마이크로전자및패키징학회 2003년도 기술심포지움 논문집
    • /
    • pp.221-225
    • /
    • 2003
  • The MFIS-FET(Field Effect Transistor) devices using $BLT/Y_2O_3$ buffer layer on p-Si(100) substrates were fabricated by the Sol-Gel method and conventional memory processes. The crystal structure, morphologies and electrical properties of prepared devices were investigated by using various measuring techniques. From the C-V(capacitance-voltage) data at 5V, the memory window voltage of the $Pt/BLT/Y_2O_3/si$ structure decreased from 1.4V to 0.6V with increasing the annealing temperature from $700^{\circ}C\;to\;750^{\circ}C$. The drain current (Ic) as a function of gate voltages $(V_G)$ for the $MFIS(Pt/BLT/Y_2O_3/Si(100))-FET$ devices at gate voltages $(V_G)$ of 3V, 4V and 5V, the memory window voltages increased from 0.3V to 0.8V as $V_G$ increased from 3V to 5V.

  • PDF

Microwave와 Solution ZrO2를 이용한 Metal-Oxide-Semiconductor-Capacitor 제작

  • 이성영;김승태;조원주
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2015년도 제49회 하계 정기학술대회 초록집
    • /
    • pp.206.1-206.1
    • /
    • 2015
  • 최근에 금속산화물을 증착하는 방법으로 용액공정이 주목 받고 있다. 용액 공정은 대기압에서 매우 간단한 방법으로 복잡한 공정과정을 요구하지 않기 때문에 박막을 경제적으로 간단하게 형성할 수 있다. 하지만 용액공정을 통해 형성한 박막에는 소자의 특성을 열화 시키는 solvent와 탄소계열의 불순물을 많이 포함하고 있어 고온의 열처리가 필수적이다. 박막의 품질을 향상시키기 위해서 다양한 열처리 방법들이 이용되고 있으며, 일반적인 열처리 방법으로는 furnace를 이용한 conventional thermal annealing (CTA)이 많이 이용되고 있다. 하지만, 최근에는 microwave를 이용한 공정이 주목 받고 있다. Microwave energy는 CTA보다 효과적으로 비교적 낮은 온도에서 높은 열처리 효과를 나타낸다. 본 실험은 n-type Silicon 기판에 solution-ZrO2 산화막을 형성 후, oven baking을 한 뒤, CTA와 microwave를 이용하여 solvent와 불순물을 제거 하였다. 전기적 특성을 확인하기 위해 solution ZrO2 산화막 위에 E-beam evaporator를 이용해 Ti 금속 전극을 증착하여 Metal-Oxide-Semiconductor (MOS) capacitor를 제작하였다. 다음으로, PRECISION SEMICONDUCTOR PARAMETER ANALYZER (4156B)를 이용하여, capacitance-voltage (C-V) 특성 및 current-voltage (I-V) 특성을 비교하였다. 다음으로, CTA를 통하여 제작한 소자와 전기적 특성을 비교하였다. 그 결과, Microwave irradiation으로 열처리한 MOS capacitor 소자에서 capacitance 값과 flat band voltage, hysteresis 등이 개선되는 효과를 확인하였다. Microwave irradiation 열처리는 100oC 미만의 온도에서 공정이 이루어짐에도 불구하고 시료 내에서의 microwave 에너지의 흡수가 CTA 공정에서의 열에너지 흡수보다 훨씬 효율적으로 이루어지며, 결과적으로 ZrO2 용액의 불순물과 solvent를 낮은 온도에서 제거하여 고품질 박막 형성에 매우 효과적이라는 것을 나타낸다. 따라서, microwave irradiation 열처리 방법은 비정질 산화막이 포함되는 박막 transistor 소자 제작에 대하여 결정적인 열처리 방법이 될 것으로 기대한다.

  • PDF

Sintering and Electrical Properties of Mn-doped ZnO-$TeO_2$ Ceramics

  • Hong, Youn-Woo;Baek, Seung-Kyoung;Hwang, Hyun-Suk;Shin, Hyo-Soon;Yeo, Dong-Hun;Kim, Jong-Hee
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2008년도 하계학술대회 논문집 Vol.9
    • /
    • pp.49-49
    • /
    • 2008
  • ZnO-based varistors have been widely used for voltage stabilization or transient surge suppression in electric power systems and electronic circuits. Recently, It has reported that the varistor behavior with nonlinear coefficient of 6~17 in Mn-doped ZnO. In this study we have chosen the composition of ZnO-$TeO_2-Mn_3O_4$ (ZTM) system to the purpose of whether varistor behavior appeared in doped ZnO by the solid state sintering or not. We investigated the sintering and electric properties of 0.5~3.0 at% Mn doped ZnO-1.0 at% $TeO_2$ system. Electrical properties, such as current-voltage (I-V), capacitance-voltage (C-V), and impedance spectroscopy were conducted. $TeO_2$ itself melts at $732^{\circ}C$ in air but forms the $ZnTeO_3$ phase with ZnO as increasing temperature and therefore retards the densification of ZnO to $1000^{\circ}C$. The average grain size of sintered samples was at about $3{\mu}m$ and decreased with increasing Mn contents. It was found that a good varistor characteristics were developed in ZTM system sintered at $1100^{\circ}C$ (nonlinear coefficient $\alpha$ ~ 60). The results of C-V characteristics such as barrier height ($\Theta$), donor density ($N_d$), depletion layer (W), and interface state density ($N_t$) in ZTM ceramics were $4\times10^{17}cm^{-3}$, 0.7 V, 40 nm, and $1.6\times10^{12}cm^{-2}$, respectively. It will be discussed about the stability and homogeneity of grain boundaries using distribution parameter ($\alpha$) simulated with the Z(T)"-logf plots in ZTM system.

  • PDF

RF 마그네트론 스퍼터링법에 의해 증착된 SrBi$_2$$Nb_2$>$O_9$ 박막의 전기적 특성에 관한 연구 (Electrical Properties of SrBi$_2$$Nb_2$>$O_9$ Thin Films deposited by RF Magnetron Sputtering Method)

  • 조금석;최훈상;이관;최인훈
    • 한국재료학회지
    • /
    • 제11권4호
    • /
    • pp.290-293
    • /
    • 2001
  • 세라믹 타겟인 Sr$_2$Nb$_2$O$_{7}$ (SNO)과 Bi$_2$O$_3$을 장착한 RF-마그네트론 스퍼터링을 이용하여 SrBi$_2$Nb$_2$O$_{9}$ (SBN) 박막을 p-type Si(100) 기판 위에 증착하였다. 증착시 두 타겟의 파워비를 조절하여 조성의 변화에 따른 SBN 박막의 구조적 및 전기적 특성을 조사하였다. 증착된 SBN 박막은 $700^{\circ}C$의 산소분위기에서 1시간 동안 열처리를 하였으며 상부전극으로 Pt를 증착한 후 산소분위기에서 30분 동안 $700^{\circ}C$에서 전극 후열처리를 실시하였다. 증착된 SBN 박막은 $700^{\circ}C$ 열터리 후에 페로브스카이트 상을 나타냈으며 SNO 타겟과 Bi$_2$O$_3$타겟의 파워가 120 W/100 W 일 때 가장 좋은 전기적 특성을 나타내었다. 이때의 조성은 EPMA(Electron Probe X-ray Micro Analyzer) 분석을 통하여 확인하였으며 Sr:Bi:Nb의 비가 약 1:3:2임을 나타내었다. 이러한 과잉의 Bi조성을 가진 SBN 박막은 3-9 V의 인가전압에서 1.8 V-6.3 V의 우수한 메모리 윈도우 값을 나타내었으며 누설전류 값은 인가전압 5 V에서 1.54$\times$$10^{-7}$ A/$\textrm{cm}^2$였다.

  • PDF

졸-겔 방법으로 $SiO_2/Si$ 기판 위에 제작된 (Bi,La)$Ti_3O_12$ 강유전체 박막의 특성 연구 (Characterization of (Bi,La)$Ti_3O_12$ Ferroelectric Thin Films on $SiO_2/Si$/Si Substrates by Sol-Gel Method)

  • 장호정;황선환
    • 마이크로전자및패키징학회지
    • /
    • 제10권2호
    • /
    • pp.7-12
    • /
    • 2003
  • 졸-겔(Sol-Gel)법으로 $SiO_2/Si$ 기판 위에 $Bi_{3.3}La_{0.7}O_{12}$(BLT) 강유전체 박막을 스핀코팅하여 Metal-Ferroelectric-Insulator-Silicon 구조의 캐패시터 소자를 제작하였다. 열처리하지 않은 BLT 박막시료를 $650^{\circ}C$$700^{\circ}C$의 온도에서 열처리함으로서 임의 배향을 가지는 퍼롭스카이트 결정구조를 나타내었다. 열처리 온도를 $650^{\circ}C$에서 $700^{\circ}C$로 증가시킴에 따라서 (117) 주피크의 full width at half maximum(FWHM)값이 약 $0.65^{\circ}$에서 $0.53^{\circ}$로 감소하여 결정성이 개선되었으며 결정립 크기와 $R_rms$ 값이 증가하면서 박막표면이 거칠어지는 경향을 보여주었다. $700^{\circ}C$에서 열처리한 BLT 박막시료에 대해 인가 전압에 따른 정전용량(C-V)값을 측정한 결과 5V의 인가전압에서 메모리 원도우 값이 약 0.7V를 보여주었으며, 3V의 인가전압에서 누설전류 값이 약 $3.1{\times}10^{-8}A/cm^2$을 나타내었다.

  • PDF

Physics-based Algorithm Implementation for Characterization of Gate-dielectric Engineered MOSFETs including Quantization Effects

  • Mangla, Tina;Sehgal, Amit;Saxena, Manoj;Haldar, Subhasis;Gupta, Mridula;Gupta, R.S.
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제5권3호
    • /
    • pp.159-167
    • /
    • 2005
  • Quantization effects (QEs), which manifests when the device dimensions are comparable to the de Brogile wavelength, are becoming common physical phenomena in the present micro-/nanometer technology era. While most novel devices take advantage of QEs to achieve fast switching speed, miniature size and extremely small power consumption, the mainstream CMOS devices (with the exception of EEPROMs) are generally suffering in performance from these effects. In this paper, an analytical model accounting for the QEs and poly-depletion effects (PDEs) at the silicon (Si)/dielectric interface describing the capacitance-voltage (C-V) and current-voltage (I-V) characteristics of MOS devices with thin oxides is developed. It is also applicable to multi-layer gate-stack structures, since a general procedure is used for calculating the quantum inversion charge density. Using this inversion charge density, device characteristics are obtained. Also solutions for C-V can be quickly obtained without computational burden of solving over a physical grid. We conclude with comparison of the results obtained with our model and those obtained by self-consistent solution of the $Schr{\ddot{o}}dinger$ and Poisson equations and simulations reported previously in the literature. A good agreement was observed between them.