• Title/Summary/Keyword: Silicon nanowire

Search Result 93, Processing Time 0.031 seconds

Design of Double-Independent-Gate Ambipolar Silicon-Nanowire Field Effect Transistor (양극성 이중 독립 게이트 실리콘 나노와이어 전계 효과 트랜지스터 설계)

  • Hong, Seong-Hyeon;Yu, YunSeop
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.19 no.12
    • /
    • pp.2892-2898
    • /
    • 2015
  • We propose a new Double-Independent-Gate Ambipolar Silicon-Nanowire Field Effect Transistor(DIG Ambi-SiNWFET). The proposed transistor has two types of gate such as polarity gate and control gate. The polarity gate determines the operation that the gate bias controls NMOSFET or PMOSFET. The voltage of control gate controls the current characteristic of the transistor. We investigated systematically work functions of the two gates and source/drain to operate ambipolar current-voltage characteristics using 2D device simulator. When the work functions of polarity gate, control gate and source/drain are 4.75eV, 4.5eV, and 4.8eV, respectively, it showed the obvious ambipolar characteristics.

Optimum Design of Junctionless MOSFET Based on Silicon Nanowire Structure and Analysis on Basic RF Characteristics (실리콘 나노 와이어 기반의 무접합 MOSFET의 최적 설계 및 기본적인 고주파 특성 분석)

  • Cha, Seong-Jae;Kim, Kyung-Rok;Park, Byung-Gook;Rang, In-Man
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.47 no.10
    • /
    • pp.14-22
    • /
    • 2010
  • The source/channel/drain regions are formed by ion implantation with different dopant types of $n^+/p^{(+)}/n^+$ in the fabrication of the conventional n-type metal-oxide-semiconductor field effect transistor(NMOSFET). In implementing the ultra-small devices with channel length of sub-30 nm, in order to achieve the designed effective channel length accurately, low thermal budget should be considered in the fabrication processes for minimizing the lateral diffusion of dopants although the implanted ions should be activated as completely as possible for higher on-current level. Junctionless (JL) MOSFETs fully capable of the the conventional NMOSFET operations without p-type channel for enlarging the process margin are under researches. In this paper, the optimum design of the JL MOSFET based on silicon nanowire (SNW) structure is carried out by 3-D device simulation and the basic radio frequency (RF) characteristics such as conductance, maximum oscillation frequency($f_{max}$), current gain cut-off frequency($f_T$) for the optimized device. The channel length was 30 run and the design variables were the channel doping concentration and SNW radius. For the optimally designed JL SNW NMOSFET, $f_T$ and $f_{max}$ high as 367.5 GHz and 602.5 GHz could be obtained, respectively, at the operating bias condition $V_{GS}$ = $V_{DS}$ = 1.0 V).

Full-Range Analytic Drain Current Model for Depletion-Mode Long-Channel Surrounding-Gate Nanowire Field-Effect Transistor

  • Yu, Yun Seop
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.13 no.4
    • /
    • pp.361-366
    • /
    • 2013
  • A full-range analytic drain current model for depletion-mode long-channel surrounding-gate nanowire field-effect transistor (SGNWFET) is proposed. The model is derived from the solution of the 1-D cylindrical Poisson equation which includes dopant and mobile charges, by using the Pao-Sah gradual channel approximation and the full-depletion approximation. The proposed model captures the phenomenon of the bulk conduction mechanism in all regions of device operation (subthreshold, linear, and saturation regions). It has been shown that the continuous model is in complete agreement with the numerical simulations.

Nano-Scale Observation of Nanomaterials by In-Situ TEM and Ultrathin SiN Membrane Platform

  • An, Chi-Won
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2013.02a
    • /
    • pp.657-657
    • /
    • 2013
  • In-situ observations of nano-scale behavior of nanomaterials are very important to understand onthe nano-scale phenomena associated with phase change, atomic movement, electrical or optical properties, and even reactions which take place in gas or liquid phases. We have developed on the in-situ experimental technologies of nano-materials (nano-cluster, nanowire, carbon nanotube, and graphene, et al.) and their interactions (percolation of metal nanoclusters, inter-diffusion, metal contacts and phase changes in nanowire devices, formation of solid nano-pores, melting behavior of isolated nano-metal in a nano-cup, et al.) by nano-discovery membrane platform [1-4]. Between two microelectrodes on a silicon nitride membrane platform, electrical percolations of metal nano-clusters are observed with nano-structures of deposited clusters. Their in-situ monitoring can make percolation devices of different conductance, nanoclusters based memory devices, and surface plasmonic enhancement devices, et al. As basic evidence on the phase change memory, phase change behaviors of nanowire devices are observed at a nano-scale.

  • PDF

Vertically-Aligned Nanowire Arrays for Cellular Interfaces

  • Kim, Seong-Min;Lee, Se-Yeong;Gang, Dong-Hui;Yun, Myeong-Han
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2013.08a
    • /
    • pp.90.2-90.2
    • /
    • 2013
  • Vertically-aligned silicon nanostructure arrays (SNAs) have been drawing much attention due to their useful electrical properties, large surface area, and quantum confinement effect. SNAs are typically fabricated by chemical vapor deposition, reactive ion etching, or wet chemical etching. Recently, metal-assisted chemical etching process, which is relatively simple and cost-effective, in combination with nanosphere lithography was recently demonstrated for vertical SNA fabrication with controlled SNA diameters, lengths, and densities. However, this method exhibits limitations in terms of large-area preparation of unperiodic nanostructures and SNA geometry tuning independent of inter-structure separation. In this work, we introduced the layerby- layer deposition of polyelectrolytes for holding uniformly dispersed polystyrene beads as mask and demonstrated the fabrication of well-dispersed vertical SNAs with controlled geometric parameters on large substrates. Additionally, we present a new means of building in vitro neuronal networks using vertical nanowire arrays. Primary culture of rat hippocampal neurons were deposited on the bare and conducting polymer-coated SNAs and maintained for several weeks while their viability remains for several weeks. Combined with the recently-developed transfection method via nanowire internalization, the patterned vertical nanostructures will contribute to understanding how synaptic connectivity and site-specific perturbation will affect global neuronal network function in an extant in vitro neuronal circuit.

  • PDF

Threshold and Flat Band Voltage Modeling and Device design Guideline in Nanowire Junctionless Transistors (나노와이어 junctionless 트랜지스터의 문턱전압 및 평탄전압 모델링과 소자설계 가이드라인)

  • Kim, Jin-Young;Yu, Chong-Gun;Park, Jong-Tae
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.48 no.12
    • /
    • pp.1-7
    • /
    • 2011
  • In this work, an analytical models for the threshold voltage and flat band voltage have been suggested and proved using 3-dimensional device simulator. The method for device design guideline and its example in nanowire junctionless transistor and example of device design of was also presented. One can find that the suggested model for threshold voltage and flat band voltage agrees with 3-dimension simulation results. The threshold voltage and flat band voltage are decreased with the increase of nanowire radius, gate oxide thickness, and channel impurity doping concentration. When the work function of gate material and the ratio of ON and OFF current is given, the device design guide line for nanowire junctionless transistor has been proposed. It is known that the device with high impurity channel concentration can be fabricated with th decreased of nanowire radius and gate oxide thickness.

Simulation of Channel Dimension Dependent Conduction and Charge Distribution Characteristics of Silicon Nanowire Transistors using a Quantum Model (양자효과를 고려한 실리콘 나노선 트랜지스터의 채널 크기에 따른 전도 및 전하분포 특성 시뮬레이션)

  • Hwang, Min-Young;Choi, Chang-Yong;Moon, Kyoung-Sook;Koo, Sang-Mo
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.22 no.9
    • /
    • pp.728-731
    • /
    • 2009
  • We report numerical simulations to investigate of the dependendce of the on/off current ratio and channel charge distributions in silicon nanowire (SiNW) field-effect transistors (FETs) on the channel width and thicknesses. In order to investigate the transport behavior in devices with different channel geometries, we have performed detailed two-dimensional simulations of SiNWFETs and control FETs with a fixed channel length L of $10\;{\mu}m$, but varying the channel width W from 5 nm to $5\;{\mu}m$, and thickness t from 10 nm to 30 nm. We have show that $Q_{ON}/Q_{OFF}$ drastically decreases (from $^{\sim}2.9{\times}10^4$ to $^{\sim}9.8{\times}10^3$) as the channel thickness increases (from 10 nm to 30 nm). As a result of the simulation using a quantum model, even higher charge density in the bottom of SiNW channel was observed then in the bottom of control channel.

Photocurrent of Single Silicon Nanowire Synthesized by Themical Chemical Vapor Deposition (기상합성법을 이용하여 합성한 단일 실리콘 나노선에 대한 광전류 측정)

  • Kim, Kyung-Hwan;Keem, Ki-Hyun;Kang, Jeong-Min;Yoon, Chang-Joon;Jeong, Dong-Young;Min, Byung-Don;Cho, Kyung-Ah;Kim, Sang-Sig;Suh, Min-Chul
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2005.07a
    • /
    • pp.7-8
    • /
    • 2005
  • Silicon(Si) nanowires have been grown by thermal chemical vapor deposition using the 20h ball-milled SiO powders under controlled conditions without the catalyst. For the synthesis of Si nanowires, $Al_2O_3$ substrates were used. Current-Voltage(I-V) and photoresponses were measured for the single Si nanowire in vacuum at room temperature. The light sources for these measurements were the 325 nm wavelength line from a He-Cd laser and the 633 nm wavelength line from a He-Ne laser. The intensity of the photoresponse is independent of the illumination time. And rise and decay times of the photoresponses are shorter than 1 sec.

  • PDF

Research on Silicon Nanowire Transistors for Future Wearable Electronic Systems (차세대 웨어러블 전자시스템용 실리콘 나노선 트랜지스터 연구)

  • Im, Kyeungmin;Kim, Minsuk;Kim, Yoonjoong;Lim, Doohyeok;Kim, Sangsig
    • Vacuum Magazine
    • /
    • v.3 no.3
    • /
    • pp.15-18
    • /
    • 2016
  • In future wearable electronic systems, 3-dimensional (3D) devices have attracted much attention due to their high density integration and low-power functionality. Among 3D devices, gate-all-around (GAA) nanowire transistor provides superior gate controllability, resulting in suppressing short channel effect and other drawbacks in 2D metal-oxide-semiconductor field-effect transistor (MOSFET). Silicon nanowires (SiNWs) are the most promising building block for GAA structure device due to their compatibility with the current Si-based ultra large scale integration (ULSI) technology. Moreover, the theoretical limit for subthreshold swing (SS) of MOSFET is 60 mV/dec at room temperature, which causes the increase in Ioff current. To overcome theoretical limit for the SS, it is crucial that research into new types of device concepts should be performed. In our present studies, we have experimentally demonstrated feedback FET (FBFET) and tunnel FET (TFET) with sub-60 mV/dec based on SiNWs. Also, we fabricated SiNW based complementary TFET (c-TFET) and SiNW complementary metal-oxide-semiconductor (CMOS) inverter. Our research demonstrates the promising potential of SiNW electronic devices for future wearable electronic systems.