• Title/Summary/Keyword: SiO_2$ barrier

Search Result 277, Processing Time 0.03 seconds

ONO ($SiO_2/Si_3N_4/SiO_2$), NON($Si_3N_4/SiO_2/Si_3N_4$)의 터널베리어를 갖는 비휘발성 메모리의 신뢰성 비교

  • Park, Gun-Ho;Lee, Yeong-Hui;Jeong, Hong-Bae;Jo, Won-Ju
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2009.11a
    • /
    • pp.53-53
    • /
    • 2009
  • Charge trap flash memory devices with modified tunneling barriers were fabricated using the tunneling barrier engineering technique. Variable oxide thickness (VARIOT) barrier and CRESTED barrier consisting of thin $SiO_2$ and $Si_3N_4$ dielectric layers were used as engineered tunneling barriers. The VARIOT type tunneling barrier composed of oxide-nitride-oxide (ONO) layers revealed reliable electrical characteristics; long retention time and superior endurance. On the other hand, the CRESTED tunneling barrier composed of nitride-oxide-nitride (NON) layers showed degraded retention and endurance characteristics. It is found that the degradation of NON barrier is associated with the increase of interface state density at tunneling barrier/silicon channel by programming and erasing (P/E) stress.

  • PDF

Erasing Characteristics Improvement in $HfO_2$ Charge Trap Flash (CTF) through Tunnel Barrier Engineering (TBE) (Tunnel Barrier Engineering (TBE)를 통한 $HfO_2$ Charge Trap Flash (CTF) Memory의 Erasing 특성 향상)

  • Kim, Kwan-Su;Jung, Myung-Ho;Park, Goon-Ho;Jung, Jong-Wan;Chung, Hong-Bay;Cho, Won-Ju
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2008.11a
    • /
    • pp.7-8
    • /
    • 2008
  • The memory characteristics of charge trap flash (CTF) with $HfO_2$ charge trap layer were investigated. Especially, we focused on the effects of tunnel barrier engineering consisted of $SiO_2/Si_3N_4/SiO_2$ (ONO) stack or $Si_3N_4/SiO_2/Si_3N_4$ (NON) stack. The programming and erasing characteristics were significantly enhanced by using ONO or NON tunnel barrier. These improvement are due to the increase of tunneling current by using engineered tunnel barrier. As a result, the engineered tunnel barrier is a promising technique for non-volatile flash memory applications.

  • PDF

Study of Nonvolatile Memory Device with $SiO_2/Si_3N_4$ stacked tunneling oxide (터널링 $SiO_2/Si_3N_4$ 절연막의 적층구조에 따른 비휘발성 메모리 소자의 특성 고찰)

  • Cho, Won-Ju;Jung, Jong-Wan
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2008.06a
    • /
    • pp.189-190
    • /
    • 2008
  • The electrical characteristics of band-gap engineered tunneling barriers consisting of thin $SiO_2$ and $Si_3N_4$ dielectric layers were investigated. The band structure of stacked tunneling barriers was studied and the effectiveness of these tunneling barriers was compared with that of the conventional tunneling barrier. The band-gap engineered tunneling barriers show the lower operation voltage, faster speed and longer retention time than the conventional $SiO_2$ tunnel barrier. The thickness of each $SiO_2$ and $Si_3N_4$ layer was optimized to improve the performance of non-volatile memory.

  • PDF

Electrical characteristic of $SiO_2/HfO_2/Al_2O_3$ (OHA) as engineered tunnel barrier with various heat treatment condition ($SiO_2/HfO_2/Al_2O_3$ (OHA) 터널 장벽의 열처리 조건에 따른 전기적 특성)

  • Son, Jung-Woo;Cho, Won-Ju
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2010.06a
    • /
    • pp.344-344
    • /
    • 2010
  • A capacitor with engineered tunnel barrier composed of High-k materials has been fabricated. Variable oxide thickness (VARIOT) barrier consisting of thin SiO2/HfO2/Al2O3 (2/1/3 nm) dielectric layers were used as engineered tunneling barrier. We studied the electrical characteristics of multi stacked tunnel layers for various RTA (Rapid Thermal Anneal) and FGA (Forming Gas Anneal) temperature.

  • PDF

Study on Auger Recombination Control using Barrier SiO2 in High-Quality Polysilicon/Tunneling oxide based Emitter Formation (고품질 polysilicon/tunneling oxide 기반의 에미터 형성 공정에서의 Auger 재결합 조절 연구)

  • Huiyeon Lee;SuBeom Hong;Donghwan Kim
    • Current Photovoltaic Research
    • /
    • v.12 no.2
    • /
    • pp.31-36
    • /
    • 2024
  • Passivating contacts are a promising technology for achieving high efficiency Si solar cells by reducing direct metal/Si contact. Among them, a polysilicon (poly-Si) based passivating contact solar cells achieve high passivation quality through a tunnel oxide (SiOx) and poly-Si. In poly-Si/SiOx based solar cells, the passivation quality depends on the amount of dopant in-diffused into the bulk-Si. Therefore, our study fabricated cells by inserting silicon oxide (SiO2) as a doping barrier before doping and analyzed the barrier effect of SiO2. In the experiments, p+ poly-Si was formed using spin on dopant (SOD) method, and samples ware fabricated by controlling formation conditions such as existence of doping barrier and poly-Si thickness. Completed samples were measured using quasi steady state photoconductance (QSSPC). Based on these results, it was confirmed that possibility of achieving high Voc by inserting a doping barrier even with thin poly-Si. In conclusion, an improvement in implied Voc of up to approximately 20 mV was achieved compared to results with thicker poly-Si results.

Study of Nonvolatile Memory Device with SiO2/Si3N4 Stacked Tunneling Oxide (SiO2/Si3N4 터널 절연악의 적층구조에 따른 비휘발성 메모리 소자의 특성 고찰)

  • Cho, Won-Ju
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.22 no.1
    • /
    • pp.17-21
    • /
    • 2009
  • The electrical characteristics of band-gap engineered tunneling barriers consisting of thin $SiO_2$ and $Si_3N_4$ dielectric layers were investigated for nonvolatile memory device applications. The band structure of band-gap engineered tunneling barriers was studied and the effectiveness of these tunneling barriers was compared with the conventional tunneling $SiO_2$ barrier. The band-gap engineered tunneling barriers composed of thin $SiO_2$ and $Si_3N_4$ layers showed a lower operation voltage, faster speed and longer retention time than the conventional $SiO_2$ tunnel barrier. The thickness of each $SiO_2$ and $Si_3N_4$ layer was optimized to improve the performance of non-volatile memory.

Process Characteristics of SiOx and SiOxNy Films on a Gas Barrier Layer using Facing Target Sputtering (FTS) System (FTS 장치를 이용한 가스 차단막용 SiOx 및 SiOxNy 박막의 공정특성)

  • Son, Jin-Woon;Park, Yong-Jin;Sohn, Sun-Young;Kim, Hwa-Min
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.22 no.12
    • /
    • pp.1028-1032
    • /
    • 2009
  • In this study, the influences of silicon-based gas barrier films fabricated by using a facing target sputtering(FTS) system on the gas permeability for flexible displays have been investigated. Under these optimum conditions on the $SiO_x$ film with oxygen concentration($O_2/Ar+O_2$) of 3.3% and the $SiO_xN_y$ film with nitrogen concentration($N_2/Ar+O_2+N_2$) of 30% deposited by the FTS system, it was found that the films were grown about 4 times higher deposition rate than that of the conventional sputtering system and showed high transmittance about 85% in the visible light range. Particularly, the polyethylene naphthalate(PEN) substrates with the $SiO_x$ and/or $SiO_xN_y$ films showed the enhanced properties of decreased water vapor transmission rate (WVTR) over $10^{-1}\;g/m^2{\cdot}day$ compared with the PEN substrate without any gas barrier films, which was due to high packing density in the Si-based films with high plasma density by FTS process and/or the denser chemical structure of Si-N bond in the $SiO_xN_y$ film.

엔지니어 터널베리어($SiO_2/Si_3N_4/SiO_2$)와 고유전율($HfO_2$) 트랩층 구조를 가지는 비휘발성 메모리의 멀터레벨에 관한 연구

  • Yu, Hui-Uk;Park, Gun-Ho;Lee, Yeong-Hui;Jeong, Hong-Bae;Jo, Won-Ju
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2009.11a
    • /
    • pp.56-56
    • /
    • 2009
  • In this study, we fabricated the engineered $SiO_2/Si_3N_4/SiO_2$(ONO) tunnel barrier with high-k $HfO_2$ trapping layer for application high performance flash MLC(Multi Level Cell). As a result, memory device show low operation voltage and stable memory characteristics with large memory window. Therefore, the engineered tunnel barrier with ONO stacks were useful structure would be effective method for high-integrated MLC memory applications.

  • PDF

A Study on Electrical and Mechanical Properties of Epoxy Insulation Barrier for High Voltage GIS Using a Filler of SiO2 and Al2O3 (SiO2와 Al2O3를 충진재료로 사용하는 초고압 GIS용 에폭시 절연물 베리어의 전기적 및 기계적 특성에 관한 연구)

  • Suh, Wang-Byuck;Bae, Dong-Ho
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.28 no.6
    • /
    • pp.379-383
    • /
    • 2015
  • Some insulating materials are organized and analyzed with variables to obtain the optimized profile of encapsulated three phase of epoxy barrier which is applied to gas compartment and supporting conductors for high voltage GIS (gas insulated switchgear). The high voltage GIS is used in electrical power system and operating reliability. In this paper, optimization possibility of barrier shape including both electrical insulation performance and mechanical strength, premised on that condition minimizing volume and light weight should be kept for high voltage GIS, could be achieved by analysis simulation. As a result, filling material which is lower permittivity such as $SiO_2$ instead of $Al_2O_3$ properly to the epoxy material, can be improved to increase the electrical insulation performance and mechanical strength for an optimized profile barrier of a high voltage GIS.

Thickness dependency of MAHONOS ($Metal/Al_2O_3/HfO_2/SiO_2/Si_3N_4/SiO_2/Si$) charge trap flash memory

  • O, Se-Man;Yu, Hui-Uk;Kim, Min-Su;Lee, Yeong-Hui;Jeong, Hong-Bae;Jo, Won-Ju
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2009.11a
    • /
    • pp.34-34
    • /
    • 2009
  • The electrical characteristics of tunnel barrier engineered charge trap flash (TBE-CTF) memory with $SiO_2/Si_3N_4/SiO_2/Si$ engineered tunnel barrier, $HfO_2$ charge trap layer and $Al_2O_3$ blocking oxide layer (MAHONOS) were investigated. The energy bad diagram was designed by using the quantum-mechanical tunnel model (QM) and then the CTF memory devices were fabricated. As a result, the best thickness combination of MAHONOS is confirmed. Moreover, not enhanced P/E speed (Program: about $10^6$ times) (Erase: about $10^4$ times) but also enhanced retention and endurance characteristics are represented.

  • PDF