• Title/Summary/Keyword: Sample-and-Hold 회로

Search Result 37, Processing Time 0.021 seconds

An Accurate Fully Differential Sample-and-Hold Circuit (정밀한 완전 차동 Sample-and-Hold 회로)

  • 기중식;정덕균;김원찬
    • Journal of the Korean Institute of Telematics and Electronics B
    • /
    • v.31B no.3
    • /
    • pp.53-59
    • /
    • 1994
  • A new fully differential sample-and-hold circuit which can effectively compensate the offset voltage of an operational amplifier and the charge injection of a MOS switch is presented. The proposed circuit shows a true sample-and-hold function without a reset period or an input-track period. The prototype fabricated using a 1.2$\mu$m double-polysilicon CMOS process occupies an area of 550$\mu$m$\times$288$\mu$m and the error of the sampled ouput is 0.056% on average for 3V input at DC.

  • PDF

A noble Sample-and-Hold Circuit using A Micro-Inductor To Improve The Contrast Resolution of X-ray CMOS Image Sensors (X-ray CMOS 영상 센서의 대조 해상도 향상을 위해 Micro-inductor를 적용한 새로운 Sample-and-Hold 회로)

  • Lee, Dae-Hee;Cho, Gyu-Seong;Kang, Dong-Uk;Kim, Myung-Soo;Cho, Min-Sik;Yoo, Hyun-Jun;Kim, Ye-Won
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.49 no.4
    • /
    • pp.7-14
    • /
    • 2012
  • A image quality is limited by a sample-and-hold circuit of the X-ray CMOS image sensor even though simple mos switch or bootstrapped clock circuit are used to get high quality sampled signal. Because distortion of sampled signal is produced by the charge injection from sample-and-hold circuit even using bootstrapped. This paper presents the 3D micro-inductor design methode in the CMOS process. Using this methode, it is possible to increase the ENOB (effective number of bit) through the use of micro-inductor which is calculated and designed in standard CMOS process in this paper. The ENOB is improved 0.7 bit from 17.64 bit to 18.34 bit without any circuit just by optimized inductor value resulting in verified simulation result. Because of this feature, micro-inductor methode suggested in this paper is able to adapt a mamography that is needed high resolution so that it help to decrease patients dose amount.

A PLL with an unipolar charge pump and a loop filter consisting of sample-hold capacitor and 2nd-order RC filter (2차-RC 필터와 Sample-Hold 커패시터로 구성된 루프 필터와 단방향 전하펌프를 가진 PLL)

  • Baek, Seung-Ha;Choi, Young-Shig
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.17 no.10
    • /
    • pp.2380-2386
    • /
    • 2013
  • A PLL with an unipolar charge pump and a loop filter consisting of sample-hold capacitor and 2nd-order RC filter has been proposed. The goal of the proposed PLL is the suppression of reference spur which is caused by charge pump mismatch. It also improves phase noise characteristic. It has been designed with a 1.8V $0.18{\mu}m$ CMOS process and proved by HSPICE simulation.

High Speed, High Resolution CMOS Sample and Hold Circuit (고속, 고해상도 CMOS 샘플 앤 홀드 회로)

  • Kim Won-Youn;Park Kong-Soon;Park Sang-Wook;Yoon Kwang-Sub
    • Proceedings of the IEEK Conference
    • /
    • 2004.06b
    • /
    • pp.545-548
    • /
    • 2004
  • The paper describes the design of high-speed, high-resolution Sample-and-Hold circuit which shows the conversion rate 80MHz and the power supply of 3.3v with 0.35um CMOS 2-poly 4-metal process for high-speed, high resolution Analog-to-Digital Converter. For improving Dynamic performance of Sample-and-Hold, Two Double bootstrap switch and high performance operational amplifier with gain booster, which are used. and For physical stability of Sample and Hold circuit, reduces excess voltage of gate in bootstrap switch. Simulation results using HSPICE shows the SFDR of 71dB, 75dB in conversion rate of 80MHz result for two inputs(0.5Vpp, 10MHz and 1Vpp, 10MHz) and the power dissipation of 48mW at single 3.3V supply voltage.

  • PDF

LNA with Chopper Stabilization Technique Using Sample and Hold Circuit (샘플 홀드 회로를 이용한 초퍼 안정화 기법이 적용된 저잡음 증폭기)

  • Park, Youngmin;Nam, Minho;Cho, Kyoungrok
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.53 no.10
    • /
    • pp.27-33
    • /
    • 2016
  • This paper proposes a Low Noise Amplifier (LNA) with chopper stabilization technique with a sample-hold circuit. Chopper stabilization technique is effective in terms of reducing low frequency offset and flicker noise. Conventional chopper amplifier has a disadvantage in area because of using Low Pass Filter (LPF) for remove chopping spike. The proposed chopper amplifier employed sample and hold technique to decrease chopping spike instead of LPF that improves 36% in voltage damping and 11% in area.

The design of high-accuracy CMOS sampel-and-hold amplifiers (고정밀 CMOS sample-and-hold 증폭기 설계 기법 및 성능 비교)

  • 최희철;장동영;이성훈;이승훈
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.33A no.6
    • /
    • pp.239-247
    • /
    • 1996
  • The accuracy of sample-and-hold amplifiers (SHA's) empolying a CMOS process in limited by nonideal factors such as linearity errors of an op amp and feedthrough errors of switches. In this work, after some linearity improvement techniques for an op amp are discussed, three different SHA's for video signal processing are designed, simulated, and compared. The CMOS SHA design techniques with a 12-bit level accuracy are proposed by minimizing cirucit errors based on the simulated results.

  • PDF

On-chip Power Supply Noise Measurement Circuit with 2.06mV/count Resolution (2.06mV/count의 해상도를 갖는 칩 내부 전원전압 잡음 측정회로)

  • Lee, Ho-Kyu;Jung, Sang-Don;Kim, Chul-Woo
    • Journal of IKEEE
    • /
    • v.13 no.4
    • /
    • pp.9-14
    • /
    • 2009
  • This paper describes measurement of an on-ship power supply noise in mixed-signal integrated circuits. To measure the on-chip power supply noise, we can check the effects of analog circuits and compensate it. This circuit consists of two independent measurement channels, each consisting of a sample and hold circuit and a frequency to digital converter which has a buffer and voltage controlled oscillator(VCO). The time-based voltage information and frequency-based power spectrum density(PSD) can be achieved by a simple analog to digital conversion scheme. The buffer works like a unit-gain buffer with a wide bandwidth and VCO has a high gain to improve resolution. This circuit was fabricated in a 0.18um CMOS technology and has 2.06mV/count. The noise measurement circuit consumes 15mW and occupies $0.768mm^2$.

  • PDF

A Threshold-voltage Sensing Circuit using Single-ended SAR ADC for AMOLED Pixel (단일 입력 SAR ADC를 이용한 AMOLED 픽셀 문턱 전압 감지 회로)

  • Son, Jisu;Jang, Young-Chan
    • Journal of IKEEE
    • /
    • v.24 no.3
    • /
    • pp.719-726
    • /
    • 2020
  • A threshold-voltage sensing circuit is proposed to compensate for pixel aging in active matrix organic light-emitting diodes. The proposed threshold-voltage sensing circuit consists of sample-hold (S/H) circuits and a single-ended successive approximation register (SAR) analog-to-digital converter (ADC) with a resolution of 10 bits. To remove a scale down converter of each S/H circuit and a voltage gain amplifier with a signl-to-differentail converter, the middle reference voltage calibration and input range calibration for the single-ended SAR ADC are performed in the capacitor digital-to-analog converter and reference driver. The proposed threshold-voltage sensing circuit is designed by using a 180-nm CMOS process with a supply voltage of 1.8 V. The ENOB and power consimption of the single-ended SAR ADC are 9.425 bit and 2.83 mW, respectively.

A Low-Power MPPT Interface for DC-Type Energy Harvesting Sources (DC 유형의 에너지 하베스팅 자원을 활용한 저전력의 MPPT 인터페이스)

  • Jo, Woo-Bin;Lee, Jin-Hee;Yu, Chong-Gun
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2018.10a
    • /
    • pp.35-38
    • /
    • 2018
  • This paper describes a low-power MPPT interface for DC-type energy harvesting sources. The proposed circuit consists of an MPPT controller, a bias generator, and a voltage detector. The MPPT controller consists of an MPG (MPPT Pulse Generator) with a schmitt trigger, a logic gate operating according to energy type (light, heat), and a sample/hold circuit. The bias generator is designed by employing a beta multiplier structure, and the voltage detector is implemented using a bulk-driven comparator and a two-stage buffer. The proposed circuit is designed with $0.35{\mu}m$ CMOS process. The simulation results show that the designed circuit consumes less than 100nA of current at an input voltage of less than 3V and the maximum power efficiency is 99.7%. The chip area of the designed circuit is $1151{\mu}m{\times}940{\mu}m$.

  • PDF

3-phase current measurement synchronization and gain error correction method for high speed motor operation (고속 전동기 구동을 위한 3상 전류 측정 동기화 및 이득 오차 보정 방법)

  • Kim, Miseong;Lee, Wook-Jin
    • Proceedings of the KIPE Conference
    • /
    • 2019.07a
    • /
    • pp.402-403
    • /
    • 2019
  • 2개의 S/H (Sample and Hold)회로를 내장한 ADC (Analog to Digital converter)는 전동기의 3상 전류를 동시점에서 샘플링(sampling)할 수 없다. 또한 전류 센서 및 아날로그 신호처리 회로의 이득은 오차가 있다. 이러한 이유로 3상 측정 전류의 불평형 상태가 야기될 수 있으며 이 불평형은 전동기 전류제어에 영향을 미친다. 이 논문에서는 2개의 S/H 회로를 이용한 3상 전류 측정의 동기화 및 이득 오차의 보정 방법을 제안하고 컴퓨터 모의 실험을 통하여 제안된 방법을 검증하였다.

  • PDF