• Title/Summary/Keyword: Power supply noise

검색결과 483건 처리시간 0.024초

라이다 시스템용 멀티채널 CMOS 피드포워드 트랜스임피던스 증폭기 어레이 (A Multi-channel CMOS Feedforward Transimpedance Amplifier Array for LADAR Systems)

  • 김성훈;박성민
    • 전기학회논문지
    • /
    • 제64권12호
    • /
    • pp.1737-1741
    • /
    • 2015
  • A multi-channel CMOS transimpedance amplifier(TIA) array is realized in a $0.18-{\mu}m$ CMOS technology for the applications of panoramic scan LADAR systems. Each channel consists of a PIN photodiode and a feed-forward TIA that exploits an inverter input stage followed by a feed-forward common-source amplifier so as to achieve lower noise and higher gain than a conventional voltage-mode inverter TIA. Measured results demonstrate that each channel achieves $76-dB{\Omega}$ transimpedance gain, 720-MHz bandwidth, and -20.5-dBm sensitivity for $10^{-9}$ BER. Also, a single channel dissipates the power dissipation of 30 mW from a single 1.8-V supply, and shows less than -33-dB crosstalk between adjacent channels.

직접 궤환 방식의 모델링을 이용한 4차 시그마-델타 변환기의 설계 (Design of a Fourth-Order Sigma-Delta Modulator Using Direct Feedback Method)

  • 이범하;최평;최준림
    • 전자공학회논문지C
    • /
    • 제35C권6호
    • /
    • pp.39-47
    • /
    • 1998
  • 본 논문에서는 오버샘플링 A/D변환기의 핵심 회로인 Σ-△변환기를 0.6㎛ CMOS공정을 이용하여 설계하였다. 설계과정은 우선 모델을 개발하여 S-영역에서 적절한 전달함수를 구한 후, 이를 시간 영역의 함수로 변환하여 연산 증폭기의 DC 전압이득, 슬루율과 같은 비 이상적인 요소들을 인가하여 검증하였다. 제안된 시그마-델타 변환기(Sigma-delta modulator, Σ-△변환기)는 음성 신호 대역에 대하여 64배 오버샘플링하며, 다이나믹 영역은 110 dB이상, 최대 S/N비는 102.6 dB로 설계하였다. 기존의 4차 Σ-△ 변환기는 잡음에 대한 전송영점의 위치를 3,4차 적분기단에 인가하는데 반하여 제안된 방식은 잡음에 대한 전송영점을 1,2차 적분기단에 인가함으로써 전체적인 커패시터의 크기가 감소하여 회로의 실질적인 면적이 감소하며, 성능이 개선되고, 소모 전력이 감소하였다. 또한 단위시간에 대한 출력값의 변화량이 3차 적분기의 경우에 비하여 작으므로 동작이 안정적이고, 1차 적분기의 적분 커패시터의 크기가 크므로 구현이 용이하며, 잡음에 대한 억제효과를 이용하여 3차 적분기단의 크기를 감소시켰다. 본 논문에서는 모델 상에서 전체적인 전달함수를 얻고, 신호의 차단주파수를 결정하며, 각 적분기의 출력신호를 최대화하여 적분기 출력신호의 크기를 증가시키고, 최대의 성능을 가지는 잡음에 대한 전송영점을 결정하는 기법을 제안한다. 설계된 회로의 실질적인 면적은 5.25 ㎟이고, 소모전력은 5 V 단일전원에 대하여 10 mW이다.

  • PDF

이식형 심장 박동 조율기를 위한 저전력 심전도 검출기와 아날로그-디지털 변환기 (Low-Power ECG Detector and ADC for Implantable Cardiac Pacemakers)

  • 민영재;김태근;김수원
    • 전기전자학회논문지
    • /
    • 제13권1호
    • /
    • pp.77-86
    • /
    • 2009
  • 본 논문에서 이식형 심장 박동 조율기를 위한 심전도 검출기와 아날로그-디지털 변환기(ADC)를 설계한다. 제안한 웨이블렛 심전도 검출기는 웨이블렛 필터 뱅크 구조의 웨이블렛 변조기, 웨이블렛 합성된 심전도 신호의 가설 검정을 통한 QRS 신호 검출기와 0-교차점을 이용한 잡음 검출기로 구성된다. 저전력 소모의 동작을 유지하며 보다 높은 검출 정확도를 갖는 심전도 검출기의 구현을 위해, 다중스케일 곱의 알고리즘과 적응형의 임계값을 갖는 알고리즘을 사용하였다. 또한 심전도 검출기의 입력단에 위치하는 저전력 Successive Approximation Register ADC의 구현을 위해, 신호 변환의 주기 중, 매우 짧은 시간 동안에만 동작하는 비교기와 수동 소자로 구성되는 Sample&Hold를 사용하였다. 제안한 회로는 표준 CMOS $0.35{\mu}m$ 공정을 사용하여 집적 및 제작되었고, 99.32%의 높은 검출 정확도와 3V의 전원 전압에서 $19.02{\mu}W$의 매우 낮은 전력 소모를 갖는 것을 실험을 통해 확인하였다.

  • PDF

고가 구조물 건설에 따른 일조권 분석 (Analysis of the right to sunshine for elevated structure construction)

  • 강기수;김상석;양승태;강인준
    • 한국측량학회:학술대회논문집
    • /
    • 한국측량학회 2004년도 춘계학술발표회논문집
    • /
    • pp.485-490
    • /
    • 2004
  • Recently, distribution transfer velocity was extremely lowered by high supply rate of vehicle and low road rate. Therefore expansions of transfer network these were subway, road and railway to recover competitive power as a reform measure of physical distribution traffic were become preference previous subject. For reason of that, an expansion of transfer network is meeting competitive power as selected an elevated road in the ground road network that condition of location calm and get out of the existing urban than the underground road to connect oversensitive a large city and expanded small and medium satellite town. In the meantime, while elevated structures construct, they go through the civilian residential section, agriculture land, etc. The consequence is that it raises a vibration, noise, dust, an infringement of the right to a view and an infringement of the right to a sunshine. In this study, we analyzed Quantitatively sunshine quantity with building 3D simulation model of civil structure. Therefore, we present as planning data to reduce a civilian appeal for dispute of the right to sunshine and an economic and time loss between the government and construction company In addition to that, for the standard of the standard plan of usable sunshine quantity program in the practical business, the building of convenient user interface will be the project to be done.

  • PDF

Design of a High Dynamic-Range RF ASIC for Anti-jamming GNSS Receiver

  • Kim, Heung-Su;Kim, Byeong-Gyun;Moon, Sung-Wook;Kim, Se-Hwan;Jung, Seung Hwan;Kim, Sang Gyun;Eo, Yun Seong
    • Journal of Positioning, Navigation, and Timing
    • /
    • 제4권3호
    • /
    • pp.115-122
    • /
    • 2015
  • Global Positioning System (GPS) is used in various fields such as communications systems, transportation systems, e-commerce, power plant systems, and up to various military weapons systems recently. However, GPS receiver is vulnerable to jamming signals as the GPS signals come from the satellites located at approximately 20,000 km above the earth. For this reason, various anti-jamming techniques have been developed for military application systems especially and it is also required for commercial application systems nowadays. In this paper, we proposed a dual-channel Global Navigation Satellite System (GNSS) RF ASIC for digital pre-correlation anti-jam technique. It not only covers all GNSS frequency bands, but is integrated low-gain/attenuation mode in low-noise amplifier (LNA) without influencing in/out matching and 14-bit analogdigital converter (ADC) to have a high dynamic range. With the aid of digital processing, jamming to signal ratio is improved to 77 dB from 42 dB with proposed receiver. RF ASIC for anti-jam is fabricated on a 0.18-μm complementary metal-oxide semiconductor (CMOS) technology and consumes 1.16 W with 2.1 V (low-dropout; LDO) power supply. And the performance is evaluated by a kind of test hardware using the designed RF ASIC.

Design of a 12b SAR ADC for DMPPT Control in a Photovoltaic System

  • Rho, Sung-Chan;Lim, Shin-Il
    • IEIE Transactions on Smart Processing and Computing
    • /
    • 제4권3호
    • /
    • pp.189-193
    • /
    • 2015
  • This paper provides the design techniques of a successive approximation register (SAR) type 12b analog-to-digital converter (ADC) for distributed maximum power point tracking (DMPPT) control in a photovoltaic system. Both a top-plate sampling technique and a $V_{CM}$-based switching technique are applied to the 12b capacitor digital-to-analog converter (CDAC). With these techniques, we can implement a 12b SAR ADC with a 10b capacitor array digital-to-analog converter (DAC). To enhance the accuracy of the ADC, a single-to-differential converted DAC is exploited with the dual sampling technique during top-plate sampling. Simulation results show that the proposed ADC can achieve a signal-to-noise plus distortion ratio (SNDR) of 70.8dB, a spurious free dynamic range (SFDR) of 83.3dB and an effective number of bits (ENOB) of 11.5b with bipolar CMOS LDMOD (BCDMOS) $0.35{\mu}m$ technology. Total power consumption is 115uW under a supply voltage of 3.3V at a sampling frequency of 1.25MHz. And the figure of merit (FoM) is 32.68fJ/conversion-step.

900MHz대역 수신기용 RF 특성평가보드의 설계 및 제작 (Design and Fabrication of RF evaluation board for 900MHz)

  • 이규복;박현식
    • 마이크로전자및패키징학회지
    • /
    • 제6권3호
    • /
    • pp.1-7
    • /
    • 1999
  • 본 연구에서는 900MHz대역 수신기용으로 선행 개발되어진 RF 칩세트를 장착한 RF 특성평가 보드를 개발하였으며, 환경평가시험을 수행하였다. 선행 개발되어진 RF-IC 칩에는 저잡음증폭기, 하향변조 주파수혼합기, AGC Amp, SW-CAP 필터 등을 포함하고 있으며, 이에 따른 정합회로와 RF/IF SAW 필터, 듀플렉서 필터 및 전원공급회로를 RF 특성평가보드에 첨가하여 제작하였다. 공급전원은 2.7에서 3.6V이며, RF 보드의 소모전류는 42mA로 나타났으며, 동작 주파수는 RF 입력이 925~960MHz으로 제작, 측정되었다. 측정결과 일반적인 900MHz용 디지털 이동통신단말기의 RF 수신특성과 유사하게 양호한 결과를 보였다.

  • PDF

디지털/아날로그 입력을 통한 백게이트 튜닝 2.4 GHz VCO 설계 (A 2.4GHz Back-gate Tuned VCO with Digital/Analog Tuning Inputs)

  • 오범석;이대희;정웅
    • 한국전자파학회:학술대회논문집
    • /
    • 한국전자파학회 2003년도 종합학술발표회 논문집 Vol.13 No.1
    • /
    • pp.234-238
    • /
    • 2003
  • In this work, we have designed a fully integrated 2.4GHz LC-tuned voltage-controlled oscillator (VCO) with multiple tuning inputs for a $0.25-{\mu}m$ standard CMOS Process. The design of voltage-controlled oscillator is based on an LC-resonator with a spiral inductor of octagonal type and pMOS-varactors. Only two metal layer have been used in the designed inductor. The frequency tuning is achieved by using parallel pMOS transistors as varactors and back-gate tuned pMOS transistors in an active region. Coarse tuning is achieved by using 3-bit pMOS-varactors and fine tuning is performed by using back-gate tuned pMOS transistors in the active region. When 3-bit digital and analog inputs are applied to the designed circuits, voltage-controlled oscillator shows the tuning feature of frequency range between 2.3 GHz and 2.64 GHz. At the power supply voltage of 2.5 V, phase noise is -128dBc/Hz at 3MHz offset from the carrier, Total power dissipation is 7.5 mW.

  • PDF

디지털/아날로그 입력을 통해 백게이트 튜닝을 이용한 2.4 ㎓ 전압 제어 발진기의 설계 (A 2.4 ㎓ Back-gate Tuned VCO with Digital/Analog Tuning Inputs)

  • 오범석;황영승;채용두;이대희;정웅
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2003년도 통신소사이어티 추계학술대회논문집
    • /
    • pp.32-36
    • /
    • 2003
  • In this work, we have designed a fully integrated 2.4GHz LC-tuned voltage-controlled oscillator (VCO) with multiple tuning inputs for a 0.25-$\mu\textrm{m}$ standard CMOS process. The design of voltage-controlled oscillator is based on an LC-resonator with a spiral inductor of octagonal type and pMOS-varactors. Only two metal layer have been used in the designed inductor. The frequency tuning is achieved by using parallel pMOS transistors as varactors and back-gate tuned pMOS transistors in an active region. Coarse tuning is achieved by using 3-bit pMOS-varactors and fine tuning is performed by using back-gate tuned pMOS transistors in the active region. When 3-bit digital and analog inputs are applied to the designed circuits, voltage-controlled oscillator shows the tuning feature of frequency range between 2.3 GHz and 2.64 GHz. At the power supply voltage of 2.5 V, phase noise is -128dBc/Hz at 3MHz offset from the carrier. Total power dissipation is 7.5 mW.

  • PDF

8.2-GHz band radar RFICs for an 8 × 8 phased-array FMCW receiver developed with 65-nm CMOS technology

  • Han, Seon-Ho;Koo, Bon-Tae
    • ETRI Journal
    • /
    • 제42권6호
    • /
    • pp.943-950
    • /
    • 2020
  • We propose 8.2-GHz band radar RFICs for an 8 × 8 phased-array frequency-modulated continuous-wave receiver developed using 65-nm CMOS technology. This receiver panel is constructed using a multichip solution comprising fabricated 2 × 2 low-noise amplifier phase-shifter (LNA-PS) chips and a 4ch RX front-end chip. The LNA-PS chip has a novel phase-shifter circuit for low-voltage operation, novel active single-to-differential/differential-to-single circuits, and a current-mode combiner to utilize a small area. The LNA-PS chip shows a power gain range of 5 dB to 20 dB per channel with gain control and a single-channel NF of 6.4 dB at maximum gain. The measured result of the chip shows 6-bit phase states with a 0.35° RMS phase error. The input P1 dB of the chip is approximately -27.5 dBm at high gain and is enough to cover the highest input power from the TX-to-RX leakage in the radar system. The gain range of the 4ch RX front-end chip is 9 dB to 30 dB per channel. The LNA-PS chip consumes 82 mA, and the 4ch RX front-end chip consumes 97 mA from a 1.2 V supply voltage. The chip sizes of the 2 × 2 LNA-PS and the 4ch RX front end are 2.39 mm × 1.3 mm and 2.42 mm × 1.62 mm, respectively.