Browse > Article
http://dx.doi.org/10.11003/JPNT.2015.4.3.115

Design of a High Dynamic-Range RF ASIC for Anti-jamming GNSS Receiver  

Kim, Heung-Su (Navcours Inc.)
Kim, Byeong-Gyun (Navcours Inc.)
Moon, Sung-Wook (Navcours Inc.)
Kim, Se-Hwan (Navcours Inc.)
Jung, Seung Hwan (DSilicon R&D Corp.)
Kim, Sang Gyun (DSilicon R&D Corp.)
Eo, Yun Seong (DSilicon R&D Corp.)
Publication Information
Journal of Positioning, Navigation, and Timing / v.4, no.3, 2015 , pp. 115-122 More about this Journal
Abstract
Global Positioning System (GPS) is used in various fields such as communications systems, transportation systems, e-commerce, power plant systems, and up to various military weapons systems recently. However, GPS receiver is vulnerable to jamming signals as the GPS signals come from the satellites located at approximately 20,000 km above the earth. For this reason, various anti-jamming techniques have been developed for military application systems especially and it is also required for commercial application systems nowadays. In this paper, we proposed a dual-channel Global Navigation Satellite System (GNSS) RF ASIC for digital pre-correlation anti-jam technique. It not only covers all GNSS frequency bands, but is integrated low-gain/attenuation mode in low-noise amplifier (LNA) without influencing in/out matching and 14-bit analogdigital converter (ADC) to have a high dynamic range. With the aid of digital processing, jamming to signal ratio is improved to 77 dB from 42 dB with proposed receiver. RF ASIC for anti-jam is fabricated on a 0.18-μm complementary metal-oxide semiconductor (CMOS) technology and consumes 1.16 W with 2.1 V (low-dropout; LDO) power supply. And the performance is evaluated by a kind of test hardware using the designed RF ASIC.
Keywords
GNSS; anti-jamming; RF ASIC; CMOS; high dynamic-range receiver;
Citations & Related Records
연도 인용수 순위
  • Reference
1 Amin, M. G. & Sun, W. 2005, A novel interference suppression scheme for global navigation satellite systems using antenna array, IEEE Journal on Selected Areas in Communications, 23, 999-1012. http://dx.doi.org/10.1109/JSAC.2005.845404   DOI
2 Fayomi, C. J. B., Sawan, M., & Roberts, G. W. 2004, Reliable Circuit Techniques for Low-Voltage Analog Design in Deep Submicron Standard CMOS: A Tutorial, Analog Integrated Circuits and Signal Processing, 39, 21-38. http://dx.doi.org/10.1023/B:ALOG.0000016641.83563.96   DOI
3 Hu, H. & Wei, N. 2009, A Study of GPS jamming and anti-jamming, International Conference on Power Electronics and Intelligent Transportation System, 388-391. http://dx.doi.org/10.1109/PEITS.2009.5406988   DOI
4 Kaplan, E. D. & Hegarty, C. J. 2006, Understanding GPS: Principles and Applications. 2nd ed. (London: Artech House)
5 Ko, J. -H., Kim, J. -M., Cho, S. -H., & Lee, K. 2005, A 19-mW 2.6-mm2 LI/L2 dual band CMOS GPS receiver, IEEE Journal of Solid-State Circuits, 40, 1414-1425. http://dx.doi.org/10.1109/JSSC.2005.847326   DOI
6 Moulin, D., Solomon, M. N., Hopkinson, T. M., Capozza, P. T., & Psilos, J. C. 1998, High-Performance RF-to-Digital Translators for GPS Anti-Jam Applications, Proceedings of the 11th International Technical Meeting of the Satellite Division of The Institute of Navigation, 233-239
7 Parkinson, B. W. & Spilker J. J. 1996, Global Positioing System: Theory and Applications Vol. I (Washington, D.C: AIAA), pp.354-355
8 Abimoussa, R. & Landry, R. 2000, Anti-jamming solution to narrowband CDMA interference problem, Canadian Conference on Electrical and computer Engineering, 2, 1057-1062. http://dx.doi.org/10.1109/CCECE.2000.849627   DOI