• Title/Summary/Keyword: PEEC model

Search Result 15, Processing Time 0.02 seconds

Power Bus Noise Analysis on IC using Wide-Band Ferrite Bead Model (광대역 페라이트 비드 모델을 이용한 IC 전원단의 잡음해석)

  • 이신영;손경주;최우신;이해영
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.14 no.12
    • /
    • pp.1276-1282
    • /
    • 2003
  • The SMT(Surface Mount Type) ferrite bead used to reduce the influx of power bus noise is modeled with parallel capacitor(C), series resistor(R) and series inductor(L). The simple equivalent circuit modeling doesn't agree with the measurement result. In this paper, we proposed the accurate equivalent circuit model of the ferrite bead at wide frequency range(50 MHz∼3 GHz) and analyzed the noise effect to the high speed IC(Integrate Circuit) with ferrite bead or not.

Characteristic Variation of 3-D Solenoid Embedded Inductors for Wireless Communication Systems

  • Shin, Dong-Wook;Oh, Chang-Hoon;Kim, Kil-Han;Yun, Il-Gu
    • ETRI Journal
    • /
    • v.28 no.3
    • /
    • pp.347-354
    • /
    • 2006
  • The characteristic variation of 3-dimensional (3-D) solenoid-type embedded inductors is investigated. Four different structures of a 3-D inductor are fabricated by using a low-temperature co-fired ceramic (LTCC) process, and their s-parameters are measured between 50 MHz and 5 GHz. The circuit model parameters of each building block are optimized and extracted using the partial element equivalent circuit method and an HSPICE circuit simulator. Based on the model parameters, the characteristics of the test structures such as self-resonant frequency, inductance, and quality (Q) factor are analyzed, and predictive modeling is applied to the structures composed of a combination of the modeled building blocks. In addition, characteristic variations of the 3-D inductors with different structures using extracted building blocks are also investigated. This approach can provide a characteristic estimation of 3-D solenoid embedded inductors for structural variations.

  • PDF

Study of the equivalent circuit model on LTCC embedded inductors (구조 변화에 따른 LTCC 매립형 인덕터 등가모델 연구)

  • Oh, Chang-Hoon;Shin, Dong-Wook;Lee, Kyu-Bok;Kim, Jong-Kyu;Yun, Il-Gu
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2002.07b
    • /
    • pp.678-681
    • /
    • 2002
  • In this paper, Characterization for several 3-D embedded passive elements with different structures was performed. The equivalent circuit optimization for embedded inductor was performed by HSPICE simulation software. After extracting each parameter values, the difference of parameter from each structure was examined. From this work, effective characterization of passive devices with similar structure will be possible.

  • PDF

Design and Analysis of Digital Circuit System Considering Power Distribution Networks (파워 분배망을 고려한 디지털 회로 시스템의 설계와 분석)

  • Lee, Sang-Min;Moon, Gyu;Wee, Jae-Kyung
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.41 no.4
    • /
    • pp.15-22
    • /
    • 2004
  • This paper presents the channel analysis considering power distribution network(PDN) system of PCB. For achieve the target PDN system we proposed the useful design approach for acquiring the characteristic target of power distribution network in overall frequency ranges. The proposed method is based on the hierarchical approach related to frequency ranges and the path-based equivalent circuit model to consider the interference of the current paths between the decoupling capacitors and the board through it is a lumped model for fast and easy calculation, experimental results show that the proposed model is almost as precise as the numerical analysis. The analysis of PDN system shows that although the effective inductance of package dominatly affects the power noise and the signal transfer through data channel, the board PDNs also can not be neglected for achieving the accurate channel signaling. Therefore, we must design concurrently the chip, package, and board from the initial spec design of high speed digital system.

Performance Analysis of Adaptive Bandwidth PLL According to Board Design (보드 설계에 따른 Adaptive Bandwidth PLL의 성능 분석)

  • Son, Young-Sang;Wee, Jae-Kyung
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.45 no.4
    • /
    • pp.146-153
    • /
    • 2008
  • In this paper, a integrated phase-locked loop(PLL) as a clock multiphase generator for a high speed serial link is designed. The designed PLL keeps the same bandwidth and damping factor by using programmable current mirror in the whole operation frequency range. Also, the close-loop transfer function and VCO's phase-noise transfer function of the designed PLL are obtained with circuit netlists. The self impedance on board-mounted chip is calculated according to sizes and positions of decoupling capacitors. Especially, the detailed self-impedance analysis is carried out between frequency ranges represented the maximum gain in the close-loop transfer function and the maximum gain in the VCO's phase noise transfer function. We shows PLL's jitter characteristics by decoupling capacitor's sizes and positions from this result. The designed PLL has the wide operating range of 0.4GHz to 2GHz in operating voltage of 1.8V and it is designed 0.18-um CMOS process. The reference clock is 100MHz and PLL power consumption is 17.28mW in 1.2GHz.