• 제목/요약/키워드: Off-current

검색결과 2,263건 처리시간 0.03초

The Improvement of the Off-Current Characteristics in the Short Channel a-Si:H TFTs

  • Bang, J.H.;Ahn, Y.K.;Ryu, W.S.;Kim, J.O.;Kang, Y.K.;Yang, J.Y.;Yang, M.S.;Kang, I.B.;Chung, I.J.
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2008년도 International Meeting on Information Display
    • /
    • pp.867-869
    • /
    • 2008
  • We have investigated the effects of hydrogen plasma treatment by PECVD (Plasma Enhanced Chemical Vapor Deposition) in the back channel region, the method for reducing the off state leakage current which increases with the short channel length of a-Si:H TFTs. To improve the off current characteristics, we analyzed the hydrogen plasma treatment with various RF power and plasma treatment times of PECVD. As the result of hydrogen plasma treatment in the back channel region it was remarkably reduced the off current level of 2um channel length TFT.

  • PDF

높은 스위칭 주파수를 가지는 비엔나 정류기의 전류 품질 개선 (Letters Current Quality Improvement for a Vienna Rectifier with High-Switching Frequency)

  • 양송희;박진혁;이교범
    • 전력전자학회논문지
    • /
    • 제22권2호
    • /
    • pp.181-184
    • /
    • 2017
  • This study analyzes the turn-on and turn-off transients of a metal-oxide-semiconductor field-effect transistor (MOSFET) with high-switching frequency systems. In these systems, the voltage distortion becomes serious at the output terminal of a Vienna rectifier by the turn-off delay of the MOSFET. The current has low-order harmonics through this voltage distortion. This paper describes the transient of the turn-off that causes the voltage distortion. The algorithm for reducing the sixth harmonic using a proportional-resonance controller is proposed to improve the current distortion without complex calculation for compensation. The reduction of the current distortion by high-switching frequency is verified by experiment with the 2.5-kW prototype Vienna rectifier.

교류전류를 이용한 결함탐상에 관한 연구 - 주파수와 Lift-off 효과 - (A Study on the Detection of Defects Using AC Current -The Effect of Frequency and Lift-off-)

  • 김훈;김정엽;문봉호
    • 대한기계학회:학술대회논문집
    • /
    • 대한기계학회 2001년도 춘계학술대회논문집A
    • /
    • pp.529-533
    • /
    • 2001
  • NDI technique system using AC current is newly developed for inspection of defects. This technique is non-contact measurement system and can be applied for locating and sizing of surface defects in components. In this paper, the technique was applied for evaluating the location and size for 2-dimensional surface cracks and we had investigated the influence of frequency and lift-off. The results show that defects are able to detect with the variety of voltage, and the measuring voltage for the depth of defects are under the influence of the measuring frequency and the lift-off.

  • PDF

Turn-off time improvement by fast neutron irradiation on pnp Si Bipolar Junction Transistor

  • Ahn, Sung Ho;Sun, Gwang Min;Baek, Hani
    • Nuclear Engineering and Technology
    • /
    • 제54권2호
    • /
    • pp.501-506
    • /
    • 2022
  • Long turn-off time limits high frequency operation of Bipolar Junction Transistors (BJTs). Turn-off time decreases with increases in the recombination rate of minority carriers at switching transients. Fast neutron irradiation on a Si BJT incurs lattice damages owing to the displacement of silicon atoms. The lattice damages increase the recombination rate of injected holes with electrons, and decrease the hole lifetime in the base region of pnp Si BJT. Fast neutrons generated from a beryllium target with 30 MeV protons by an MC-50 cyclotron were irradiated onto pnp Si BJTs in experiment. The experimental results show that the turn-off time, including the storage time and fall time, decreases with increases in fast neutron fluence. Additionally, it is confirmed that the base current increases, and the collector current and base-to-collector current amplification ratio decrease due to fast neutron irradiation.

나노구조 이중게이트 FinFET의 크기변화에 따른 문턱전압이동 분석 (Analysis of Dimension Dependent Threshold Voltage Roll-off for Nano Structure Double Gate FinFET)

  • 정학기;이재형;정동수
    • 한국정보통신학회:학술대회논문집
    • /
    • 한국해양정보통신학회 2006년도 춘계종합학술대회
    • /
    • pp.869-872
    • /
    • 2006
  • 본 연구에서는 나노구조 이중게이트 FinFET에 대하여 문턱전압이동 특성을 분석하였다. 분석을 위하여 분석학적 전류모델을 개발하였으며 열방사 전류 및 터널링 전류를 포함하였다. 열방사전류는 포아슨방정식에 의하여 구한 포텐셜분포 및 맥스월-볼쯔만통계를 이용한 캐리어분포를 이용하여 구하였으며 터널링전류는 WKB(Wentzel-framers-Brillouin)근사를 이용하였다. 이 두 모델은 상호 독립적이므로 각각 전류를 구해 더함으로써 문턱전압을 구하였다. 본 연구에서 제시한 모델을 이용하여 구한 문턱전압이동값이 이차원시뮬레이션값과 비교되었으며 잘 일치함을 알 수 있었다. 분석 결과 10nm이하에서 특히 터널링의 영향이 증가하여 문턱전압이동이 매우 현저하게 나타남을 알 수 있었다. 이러한 단채널현상을 감소시키기 위하여 채널두께 및 게이트산화막의 두께를 가능한한 얇게 제작하여야함을 알았으며 이를 위한 산화공정개발이 중요하다고 사료된다.

  • PDF

나노구조 이중게이트 FinFET의 크기변화에 따른 문턱전압이동 및 DIBL 분석 (Analysis of Dimension-Dependent Threshold Voltage Roll-off and DIBL for Nano Structure Double Gate FinFET)

  • 정학기
    • 한국정보통신학회논문지
    • /
    • 제11권4호
    • /
    • pp.760-765
    • /
    • 2007
  • 본 연구에서는 나노구조 이중게이트 FinFET에 대하여 문턱전압이동 특성 및 드레인유기장벽저하(Drain Induced Barrier Lowering; DIBL)특성을 분석하였다. 분석을 위하여 분석학적 전류모델을 개발하였으며 열방사전류 및 터널링전류를 포함하였다. 열방사전류는 포아슨방정식에 의하여 구한 포텐셜분포 및 맥스월-볼쯔만통계를 이용한 캐리어분포를 이용하여 구하였으며 터널링 전류는 WKB(Wentzel-Kramers-Brillouin)근사를 이용하였다. 이 두 모델은 상호 독립적이므로 각각 전류를 구해 더함으로써 문턱 전압을 구하였다. 본 연구에서 제시한 모델을 이용하여 구한 문턱 전압 이동값이 이차원 시뮬레이션값과 비교되었으며 잘 일치함을 알 수 있었다. 분석 결과 10nm 이하에서 특히 터널링의 영향이 증가하여 문턱전압이동 및 DIBL이 매우 현저하게 나타남을 알 수 있었다. 이러한 단채널현상을 감소시키기 위하여 채널두께 및 게이트산화막의 두께를 가능한한 얇게 제작하여야함을 알았으며 이를 위한 산화공정개발이 중요하다고 사료된다.

Short-circuit Protection for the Series-Connected Switches in High Voltage Applications

  • Tu Vo, Nguyen Qui;Choi, Hyun-Chul;Lee, Chang-Hee
    • Journal of Power Electronics
    • /
    • 제16권4호
    • /
    • pp.1298-1305
    • /
    • 2016
  • This paper presents the development of a short-circuit protection mechanism on a high voltage switch (HVS) board which is built by a series connection of semiconductor switches. The HVS board is able to quickly detect and limit the peak fault current before the signal board triggers off a gate signal. Voltage clamping techniques are used to safely turn off the short-circuit current and to prevent overvoltage of the series-connected switches. The selection method of the main devices and the development of the HVS board are described in detail. Experimental results have demonstrated that the HVS board is capable of withstanding a short-circuit current at a rated voltage of 10kV without a di/dt slowing down inductor. The corresponding short-circuit current is restricted to 125 A within 100 ns and can safely turn off within 120 ns.

미세소자에서 누설전류의 분석과 열화 (Analysis and Degradation of leakage Current in submicron Device)

  • 배지철;이용재
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1996년도 추계학술대회 논문집
    • /
    • pp.113-116
    • /
    • 1996
  • The drain current of the MOSFET in the off state(i.e., Id when Vgs=0V) is undesired but nevertheless important leakage current device parameter in many digital CMOS IC applications (including DRAMs, SRAMs, dynamic logic circuits, and portable systems). The standby power consumed by devices in the off state have added to the total power consumed by the IC, increasing heat dissipation problems in the chip. In this paper, hot-carrier-induced degra- dation and gate-induced-drain-leakage curr- ent under worse case in P-MOSFET\`s have been studied. First of all, the degradation of gate-induced- drain-leakage current due to electron/hole trapping and surface electric field in off state MOSFET\`s which has appeared as an additional constraint in scaling down p-MOSFET\`s. The GIDL current in p-MOSFET\`s was decreased by hot-electron stressing, because the trapped charge were decreased surface-electric-field. But the GIDL current in n-MOS77T\`s under worse case was increased.

  • PDF

PNP 게이트를 가지는 폴리 실리콘 박막 트랜지스터의 전기적 특성 (Electrical characteristics of polysilicon thin film transistors with PNP gate)

  • 민병혁;박철민;한민구
    • 전자공학회논문지A
    • /
    • 제33A권3호
    • /
    • pp.96-106
    • /
    • 1996
  • One of the major problems for poly-Si TFTs is the large off state leakage current. LDD (lightly doped drain) and offset gated structures have been employed in order to reduce the leakage current. However, these structures also redcue the oN current significantly due to the extra series resistance caussed by the LDD or offset region. It is desirable to have a device which would have the properties of the offset gated structure in the OFF state, while behaving like a fully gated device in the oN state. Therefore, we propose a new thin film transistor with pnp junction gate which reduce the leakage curretn during the OFF state without sacrificing the ON current during the ON state.

  • PDF

Voltage Distortion Suppression for Off-grid Inverters with an Improved Load Current Feedforward Control

  • Geng, Yiwen;Zhang, Xue;Li, Xiaoqiang;Wang, Kai;Yuan, Xibo
    • Journal of Power Electronics
    • /
    • 제17권3호
    • /
    • pp.716-724
    • /
    • 2017
  • The output voltage of an off-grid inverter is influenced by load current, and the voltage harmonics especially the 5th and 7th are increased with nonlinear loads. In this paper, to attenuate the output voltage harmonics of off-grid inverters with nonlinear loads nearby, a load current feedforward is proposed. It is introduced to a voltage control loop based on the Positive and Negative Sequence Harmonic Regulator (PNSHR) compensation to modify the output impedance at selective frequencies. The parameters of the PNSHR are revised with the output impedance of the off-grid inverter, which minimizes the output impedance of the off-grid inverter. Experimental results verify the proposed method, showing that the output voltage harmonics caused by nonlinear loads can be effectively suppressed.