• 제목/요약/키워드: Integrated circuit processing

검색결과 134건 처리시간 0.034초

VTR 음성신호 처리용 집적회로의 설계 및 제작 (Design and Fabrication of VTR Audio Signal Processor IC)

  • Shin, Myung-Chul
    • 대한전자공학회논문지
    • /
    • 제24권4호
    • /
    • pp.618-624
    • /
    • 1987
  • This paper describes the design and fabrication of a signal processing integrated circuit required for the recording and playback of VTR audio signal. The integrated circuit was designed using 8\ulcorner design rule and its chip size is 2.5x2.5mm\ulcorner It was fabricated using SST bipolar standard process technology. The measurement analysis of the fabricated circuit proves the satisfactory DC characteristics and its proper audio signal processing funcstion.

  • PDF

Design of Circuit for a Fingerprint Sensor Based on Ridge Resistivity

  • Jung, Seung-Min
    • Journal of information and communication convergence engineering
    • /
    • 제6권3호
    • /
    • pp.270-274
    • /
    • 2008
  • This paper proposes an advanced signal processing circuit for a fingerprint sensor based on ridge resistivity. A novel fingerprint integrated sensor using ridge resistivity variation resulting from ridges and valleys on the fingertip is presented. The pixel level simple detection circuit converts from a small and variable sensing current to binary voltage out effectively. The sensor circuit blocks were designed and simulated in a standard CMOS 0.35 ${\mu}m$ process.

LOW DIRECT-PATH SHORT CIRCUIT CURRENT OF THE CMOS DIGITAL DRIVER CIRCUIT

  • Parnklang, Jirawath;Manasaprom, Ampaul;Laowanichpong, Nut
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 제어로봇시스템학회 2003년도 ICCAS
    • /
    • pp.970-973
    • /
    • 2003
  • Abstract An idea to redce the direct-path short circuit current of the CMOS digital integrated circuit is present. The sample circuit model of the CMOS digital circuit is the CMOS current-control digital output driver circuit, which are also suitable for the low voltage supply integrated circuits as the simple digital inverter, are present in this title. The circuit consists of active MOS load as the current control source, which construct from the saturated n-channel and p-channel MOSFET and the general CMOS inverter circuits. The saturated MOSFET bias can control the output current and the frequency response of the circuit. The experimental results show that lower short circuit current control can make the lower frequency response of the circuit.

  • PDF

디지탈 출력 압력 센서 (Digitized Pressure Sensor)

  • 김현철;전국진
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1996년도 추계학술대회 논문집 학회본부
    • /
    • pp.419-421
    • /
    • 1996
  • We propose the digitized pressure sensor and the interface circuit to read directly the pressure signal in the digital form. The interface circuit has the control clock, comparator, and bit value decision circuit. The digitized sensor and interface circuit are integrated on the one chip using the post processing after IC fabrication. The dimension of the fabricated digitized pressure sensor is $3{\times}6{\times}1mm^3$.

  • PDF

용량형 지문인식센서를 위한 전하분할 방식 감지회로의 CMOS 구현 (A CMOS integrated circuit design of charge-sharing scheme for a capacitive fingerprint sensor)

  • 남진문;이문기
    • 센서학회지
    • /
    • 제14권1호
    • /
    • pp.28-32
    • /
    • 2005
  • In this paper, a CMOS integrated detection circuit for capacitive type fingerprint sensor signal processing is described. We designed a detection circuit of charge-sharing sensing scheme. The proposed detection circuit increases the voltage difference between a ridge and valley. The test chip is composed of $160{\times}192$ array sensing cells (12 by $12.7{\;}mm^{2}$). The chip was fabricated on a 0.35 m standard CMOS process. Measured difference voltage between a ridge and valley was 0.95 V.

임의의 각도를 갖는 VLSI 레이아웃에서의 회로 및 심볼릭 추출 (Circuit and Symbolic Extraction from VLSI Layouts of Arbitrary Shape)

  • 문인호;이용재;황선영
    • 전자공학회논문지A
    • /
    • 제29A권1호
    • /
    • pp.48-59
    • /
    • 1992
  • This paper presents the design of a layout processing system that performs circuit and symbolic extraction from hierarchical designs containing arbitrarily shaped layout. The system is flexible enough to deal with various technologies, MOS or bipolar, by providing extraction rules in the form of technology files. In this paper, new efficient algorithms for trapezoidal decomposition of polygon and symbolic path extraction using trapezoidal template are proposed for symbolic extraction. Circuit and symbolic extractor is developed as an integrated design environment of SOLID system.

  • PDF

Time-Domain Analog Signal Processing Techniques

  • Kang, Jin-Gyu;Kim, Kyungmin;Yoo, Changsik
    • Journal of Semiconductor Engineering
    • /
    • 제1권2호
    • /
    • pp.64-73
    • /
    • 2020
  • As CMOS technology scales down, the design of analog signal processing circuit becomes far more difficult because of steadily decreasing supply voltage and smaller intrinsic gain of transistors. With sub-1V supply voltage, the conventional analog signal processing relying on high-gain amplifiers is not an effective solution and different approach has to be sought. One of the promising approaches is "time-domain analog signal processing" which exploits the improving switching speed of transistors in a scaled CMOS technology. In this paper, various time-domain analog signal processing techniques are explained with some experimental results.

디지털 필터를 사용한 귓속형 보청기의 지향성 실현 (Directional realization of in the ear hearing aid using digital filters)

  • 장순석;권유정
    • 한국음향학회지
    • /
    • 제36권2호
    • /
    • pp.123-129
    • /
    • 2017
  • 본 논문은 보청기의 지향성 알고리즘을 실시간으로 실현한 내용을 다루었다. 기존의 시간 영역에서의 시간 지연 기법에 의한 지향성 실현을 디지털 필터 방식으로 처리함으로써 시간 지연 적용이 불가능한 일반 DSP(Digital Signal Processing) 칩으로도 유사한 지향성 패턴을 가능하게 하였다. 시간 지연 기법과 디지털 필터 기법을 각각 Matlab(Matrix laboratory) 기반으로 비교 검증한 후에, 이를 CSR 8675 블루투스 DSP IC(Digital Signal Processing Integrated Circuit) 칩 펌웨어로 실현하고 검증해보였다. 스마트폰으로의 원격 무선 제어 기능으로 스마트 자향성 보청기의 사용자 접근 편의성을 강화시켰다.

An Analog Maximum, Median, and Minimum Circuit in Current-mode

  • Sangjeen, Noawarat;Laikitmongkol, Sukum;Riewruja, Vanchai;Petchmaneelumka, Wandee;Julsereewong, Prasit
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 제어로봇시스템학회 2003년도 ICCAS
    • /
    • pp.960-964
    • /
    • 2003
  • In this paper, the CMOS integrated circuit technique for implementing current-mode maximum and minimum operations scheme is described. The maximum and minimum operations are incorporated into the same scheme with parallel processing. Using this scheme as the basic unit, an analog three-input maximum, median, and minimum circuit is designed. The performance of the proposed circuit shows a very sharp transfer characteristic and high accuracy. The proposed circuit achieves a high-speed operation, which is suitable for real-time systems. The PSPICE simulation results demonstrating the characteristic of the proposed circuit are included.

  • PDF

$2^n$개의 노드를 갖는 DCG 특성에 대한 병렬3치 논리회로 설계에 관한 연구 (A Study on the Parallel Ternary Logic Circuit Design to DCG Property with 2n nodes)

  • 변기영;박승용;심재환;김흥수
    • 전자공학회논문지SC
    • /
    • 제37권6호
    • /
    • pp.42-49
    • /
    • 2000
  • 본 논문에서는 2ⁿ개의 노드를 갖는 DCG 특성에 대한 병렬 3치 논리회로를 설계하는 알고리즘을 제안하였다. 회로의 집적도를 높이기 위한 다양한 연구분야 중 전송선의 신호레벨을 증가시켜줌으로써 회로내의 배선밀도를 낮출 수 있으며 병렬신호전송을 통한 신호처리의 고속화, 회로의 특성을 만족시키며 최적화할 수 있는 회로설계알고리즘은 모두 고밀도 집적회로를 구현하기 위한 유용한 수단이 될 수 있다. 본 논문에서는 특히, 노드들의 개수가 2ⁿ개로 주어진 DCG에 대하여 그 특성을 행렬방정식으로 도출해내고 이를 통해 최적화 된 병렬3치 논리회로를 설계하는 과정을 정리하여 알고리즘으로 제안하였다. 또한, 설계된 회로의 동작특성을 만족하도록 DCG의 각 노드들의 코드를 할당하는 알고리즘도 제안하였다. 본 논문에서 제안된 알고리즘에 의해 회로결선의 감소와 처리속도 향상, 비용절감 측면에서 유용하다 할 수 있다.

  • PDF