• Title/Summary/Keyword: High Throughput

Search Result 1,865, Processing Time 0.031 seconds

Performance of Adaptive Modulation and Coding with Transmit Diversity in Rayleigh fading Channel (레일리 페이딩 채널에서 전송 안테나 다이버시티 기법을 적용한 Adaptive Modulation and Coding의 성능 분석)

  • 김인경;김주응;강창언;홍대식
    • Proceedings of the IEEK Conference
    • /
    • 2001.06a
    • /
    • pp.73-76
    • /
    • 2001
  • A key requirement for packet based wireless communication systems is to provide a high data rate packet service and improved throughput. To achieve a high throughput, adaptive methods for adjustment of the modulation and coding can be used. In this paper, we propose and analyze a scheme which is a combination of an adaptive modulation and coding(AMC) and transmit diversity(TD). Two different TD schemes are analysed: STTD and STD. Proposed system provides significant improvement in the average throughput.

  • PDF

A Study on The Throughput Improvement of Go-Back-N AR in digital Data Transmission (디지털 데이터 전송에서의 G-Back-N-ARQ 방식에 대한 Throughput 효율개선에 관 한 연구)

  • 송평중;한영열
    • Proceedings of the Korean Institute of Communication Sciences Conference
    • /
    • 1982.10a
    • /
    • pp.37-39
    • /
    • 1982
  • In this paper, we deal with theoretical tools to improve the throughput efficiency of the conventional Go-Back-N ARQ system by performing block retransmission efficiently under high error rate, and two variations of the system is proposed.

  • PDF

HIGH-THROUGHPUT PROCESS FOR ATOMIC LAYER DEPOSITION

  • Shin, Woong-Chul;Choi, Kyu-Jeong;Baek, Min;Kim, Mi-Ry
    • Proceedings of the Materials Research Society of Korea Conference
    • /
    • 2009.11a
    • /
    • pp.23.2-23.2
    • /
    • 2009
  • Atomic layer deposition (ALD)have been proven to be a very attractive technique for the fabrication of advanced gate dielectrics and DRAM insulators due to excellent conformality and precise control of film thickness and composition, However, one major disadvantages of ALD is its relatively low deposition rate (throughput) because the deposition rate is typically limited by the time required for purging process between the introduction of precursors. In order to improve its throughput, many efforts have been made by commercial companies, for example,the modification reactor and development of precursors. However, any promising solution has not reported to date. We developed a new concept ALD system(Lucida TM S200) with high-throughput. In this process, a continuous flow of ALD precursor and purging gas are simultaneously introduced from different locations in the ALD reactor. A cyclic ALD process is carried out by moving the wafer holder up and down. Therefore, the time required for ALD reaction cycle is determined by speed of the wafer holder and vapor pressure of precursors. We will present the operating principle of our system and results of deposition.

  • PDF

7.7 Gbps Encoder Design for IEEE 802.11ac QC-LDPC Codes

  • Jung, Yong-Min;Chung, Chul-Ho;Jung, Yun-Ho;Kim, Jae-Seok
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.14 no.4
    • /
    • pp.419-426
    • /
    • 2014
  • This paper proposes a high-throughput encoding process and encoder architecture for quasi-cyclic low-density parity-check codes in IEEE 802.11ac standard. In order to achieve the high throughput with low complexity, a partially parallel processing based encoding process and encoder architecture are proposed. Forward and backward accumulations are performed in one clock cycle to increase the encoding throughput. A low complexity cyclic shifter is also proposed to minimize the hardware overhead of combinational logic in the encoder architecture. In IEEE 802.11ac systems, the proposed encoder is rate compatible to support various code rates and codeword block lengths. The proposed encoder is implemented with 130-nm CMOS technology. For (1944, 1620) irregular code, 7.7 Gbps throughput is achieved at 100 MHz clock frequency. The gate count of the proposed encoder core is about 96 K.

Implementation of High Throughput LDPC Code Decoder for DVB-S2 (높은 throughput 성능을 갖는 DVB-S2 LDPC 부호의 복호기 구현)

  • Kim, Seong-Woon;Park, Chang-Soo;Hwang, Sun-Young
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.33 no.9A
    • /
    • pp.924-933
    • /
    • 2008
  • This paper proposes a novel LDPC code decoder architecture to improve throughput for DVB-S2, a second generation standard of ETSI for satellite broad-band applications. The proposed architecture clusters 360 bitnodes and checknodes into groups utilizing the property of IRA-LDPC code. Functional modules which perform calculations for bitnode groups and checknode groups have local memories and store the messages from the other type of functional modules connected by edges at their local memories. The proposed architecture can avoid memory conflicts by accessing stored messages sequentially, hence, increases throughput in the proposed DVB-S2 LDPC code decoder architecture. The proposed architecture was synthesized using the TSMC 90nm technology. Synthesis results show that throughput of the proposed architecture is improved by 104% and 478%, respectively, when compared with those of the architectures proposed by F. Kienle and J. Dielissen.

Worst-case Guaranteed Scheduling Algorithm for HR-WPAN (HR-WPAN을 위한 Worst-case Guaranteed Scheduling Algorithm)

  • Kim, Je-Min;Lee, Jong-Kyu
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.32 no.5B
    • /
    • pp.270-276
    • /
    • 2007
  • The proposed LDS(Link-status Dependent Scheduling) algorithm in HR-WPAN(High Rate-Wireless Personal Area Network) up to now aims at doing only throughput elevation of the whole network, when the crucial device is connected with worst-link relatively, throughput of this device becomes aggravation. The proposed the WGS(Worst-case Guaranteed Scheduling) algorithm in this paper guarantees throughput of the device which is connected with worst-link in a certain degree as maintaining throughput of all devices identically even if a link-status changes, decreases delay of the whole network more than current LDS algorithm. Therefore proposed WGS algorithm in this paper will be useful in case of guaranteeing throughput of a device which is connected worst-link in a certain degree in a design of HR-WPAN hereafter.

Downlink Radio Resource Allocation Algorithm for Supporting Heterogeneous Traffic Data in OFDM/SDMA-based Cellular System (OFDM/SDMA 기반 셀룰러 시스템에서 다양한 트래픽 데이터를 지원하기 위한 하향링크 자원할당 알고리즘)

  • Heo Joo;Park Sung-Ho;Chang Kyung-Hi;Lee Hee-Soo;Ahn Jae-Young
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.31 no.3A
    • /
    • pp.254-266
    • /
    • 2006
  • Recently, researches about downlink resource allocation algorithms applying SDMA to enhance the system throughput and cell coverage have begun. Most OFDM/SDMA based resource allocation algorithms have some limitations such that those only concentrate on maximizing the system throughput or can be applied in single cell environment. In this paper, we propose an OFDM/SDMA based downlink resource allocation algorithm which considers high layer QoS parameters suitable for the required data traffic and it also minimizes the system throughput loss and considers inter-cell interference from adjacent cells. so it can be adopted in multi-cell environment. We manifest the performance of the proposed algorithm in Ped A and SCME MIMO Channel Model.

Fabrication of a Parallel Polymer Cantilever to Measure the Contractile Force of Drug-treated Cardiac Cells (약물처리된 심장세포의 세포 수축력 측정을 위한 병렬 폴리머 캔틸레버 제작)

  • Kim, Dong-Su;Lee, Dong-Weon
    • Journal of Sensor Science and Technology
    • /
    • v.29 no.2
    • /
    • pp.100-104
    • /
    • 2020
  • Thus far, several in vivo biosensing platforms have been proposed to measure the mechanical contractility of cultured cardiomyocytes. However, the low sensitivity and screening rate of the developed sensors severely limit their practical applications. In addition, intensive research and development in cardiovascular disease demand a high-throughput drug-screening platform based on biomimetic engineering. To overcome the drawbacks of the current state-of-the-art methods, we propose a high-throughput drug-screening platform based on 16 functional high-sensitivity well plates. The proposed system simulates the physiological accuracy of the heart function in an in vitro environment. We fabricated 64 cantilevers using highly flexible and optically transparent silicone rubber and placed in 16 independent wells. Nanogrooves were imprinted on the surface of the cantilever to promote cell alignment and maturation. The adverse effects of the cardiovascular drugs on the cultured cardiomyocytes were systematically investigated. The 64 cantilevers demonstrated a highly reliable and reproducible mechanical contractility of the drug-treated cardiomyocytes. Real-time high-throughput screening and simultaneous evaluation of the cardiomyocyte mechanical contractility under multiple drugs verified that the proposed system could be used as an efficient drugtoxicity test platform.

A High-Speed 2-Parallel Radix-$2^4$ FFT Processor for MB-OFDM UWB Systems (MB-OFDM UWB 통신 시스템을 위한 고속 2-Parallel Radix-$2^4$ FFT 프로세서의 설계)

  • Lee, Jee-Sung;Lee, Han-Ho
    • Proceedings of the IEEK Conference
    • /
    • 2006.06a
    • /
    • pp.533-534
    • /
    • 2006
  • This paper presents the architecture design of a high-speed, low-complexity 128-point radix-$2^4$ FFT processor for ultra-wideband (UWB) systems. The proposed high-speed, low-complexity FFT architecture can provide a higher throughput rate and low hardware complexity by using 2-parallel data-path scheme and single-path delay-feedback (SDF) structure. This paper presents the key ideas applied to the design of high-speed, low-complexity FFT processor, especially that for achieving high throughput rate and reducing hardware complexity. The proposed FFT processor has been designed and implemented with the 0.18-m CMOS technology in a supply voltage of 1.8 V. The throughput rate of proposed FFT processor is up to 1 Gsample/s while it requires much smaller hardware complexity.

  • PDF

The Latest Improvements in Evaporation System for Mass Production of OLED TV

  • Yoon, Hyung-Seok;Kang, Chang-Ho;Yoon, Hyung-Seok
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2008.10a
    • /
    • pp.1168-1170
    • /
    • 2008
  • For OLED to be a key role in the television market, a manufacturing evaporation system with robustness and high throughput is indispensable. ANS is currently developing manufacturing equipments for OLED TVs. ANS's latest progress of a vertical high throughput in-line evaporation system for large substrate will be presented.

  • PDF