• Title/Summary/Keyword: GATE

Search Result 6,352, Processing Time 0.034 seconds

The Electrical Properties of Single-silicon TFT Structure with Symmetric Dual-Gate for kink effect suppression

  • Lee, Deok-Jin;Kang, Ey-Goo
    • Journal of the Korea Computer Industry Society
    • /
    • v.6 no.5
    • /
    • pp.783-790
    • /
    • 2005
  • In this paper, we have simulated a Symmetric Dual-gate Single-Si TFT which has three split floating n+ zones. This structure reduces the kink-effect drastically and improves the on-current. Due to the separated floating n+ zones, the transistor channel region is split into four zones with different lengths defined by a floating n+ region, This structure allows an effective reduction of the kink-effect depending on the length of two sub-channels. The on-current of the proposed dual-gate structure is 0.9mA while that of the conventional dual-gate structure is 0.5mA at a 12V drain voltage and a 7V gate voltage. This result shows a 80% enhancement in on-current. Moreover we observed the reduction of electric field in the channel region compared to conventional single-gate TFT and the reduction of the output conductance in the saturation region. In addition, we also confirmed the reduction of hole concentration in the channel region so that the kink-effect reduces effectively.

  • PDF

Review of alternative gate stack technology research during the last decade

  • Lee, Byoung-Hun;Kirsch, Paul;Alshareef, Husam;Majhi, Prashant;Choi, Rino;Song, Seung-Chul;Tseng, Hsing Huang;Jammy, Raj
    • Ceramist
    • /
    • v.9 no.4
    • /
    • pp.58-71
    • /
    • 2006
  • Scaling of the gate stack has been one of the major contributors to the performance enhancement of CMOSFET devices in past technology generations. The scalability of gate stack has diminished in recent years and alternative gate stack technology such as metal electrode and high-k dielectrics has been intensively studied during the last decade. Tody the performance of high-k dielectrics almost matches that of conventional $SiO_2-based$ gate dielectrics. However, many technical challenges remain to be resolved before alternative gate stacks can be introduced into mainstream technology. This paper reviews the research in alternative gate stack technologies to provide insights for future research.

  • PDF

The Effect of Degradation of Gate Oxide on the Electrical Parameters for Sub-Micron MOSFETS (박막 게이트 산화막의 열화에 의해 나타나는 MOSFET의 특성 변화)

  • 이재성;이원규
    • Proceedings of the IEEK Conference
    • /
    • 2003.07b
    • /
    • pp.687-690
    • /
    • 2003
  • Experimental results are presented for gate oxide degradation and its effect on device parameters under negative and positive bias stress conditions using NMOSFET's with 3 nm gate oxide. The degradation mechanisms are highly dependent on stress conditions. For negative gate voltage, both hole- and electron-trapping are found to dominate the reliability of gate oxide. However, with changing gate voltage polarity, the degradation becomes dominated by electron trapping. Statistical parameter variations as well as the "OFF" leakage current depend on those charge trapping. Our results therefore show that Si or O bond breakage by electron can be another origin of the investigated gate oxide degradation.gradation.

  • PDF

Quantum modulation of the channel charge and distributed capacitance of double gated nanosize FETs

  • Gasparyan, Ferdinand V.;Aroutiounian, Vladimir M.
    • Advances in nano research
    • /
    • v.3 no.1
    • /
    • pp.49-54
    • /
    • 2015
  • The structure represents symmetrical metal electrode (gate 1) - front $SiO_2$ layer - n-Si nanowire FET - buried $SiO_2$ layer - metal electrode (gate 2). At the symmetrical gate voltages high conductive regions near the gate 1 - front $SiO_2$ and gate 2 - buried $SiO_2$ interfaces correspondingly, and low conductive region in the central region of the NW are formed. Possibilities of applications of nanosize FETs at the deep inversion and depletion as a distributed capacitance are demonstrated. Capacity density is an order to ${\sim}{\mu}F/cm^2$. The charge density, it distribution and capacity value in the nanowire can be controlled by a small changes in the gate voltages. at the non-symmetrical gate voltages high conductive regions will move to corresponding interfaces and low conductive region will modulate non-symmetrically. In this case source-drain current of the FET will redistributed and change current way. This gives opportunity to investigate surface and bulk transport processes in the nanosize inversion channel.

An analysis of new IGBT(Insulator Gate Bipolar Transistor) structure having a additional recessedwith E-field shielding layer

  • Yu, Seung-Woo;Lee, Han-Shin;Kang, Ey-Goo;Sung, Man-Young
    • Journal of IKEEE
    • /
    • v.11 no.4
    • /
    • pp.247-251
    • /
    • 2007
  • The recessed gate IGBT has a lower on-state voltage drop compared with the DMOS IGBT, because there is no JFET resistance. But because of the electric field concentration in the corner of the gate edge, the breakdown voltage decreases. This paper is about the new structure to effectively improve the Vce(sat) voltage without breakdown voltage drop in 1700V NPT type recessed gate IGBT with p floating shielding layer. For the fabrication of the recessed gate IGBT with p floating shielding layer, it is necessary to perform the only one implant step for the shielding layer. Analysis on the Breakdown voltage shows the improved values compared to the conventional recessed gate IGBT structures. The result shows the improvement on Breakdown voltage without worsening other characteristics of the device. The electrical characteristics were studied by MEDICI simulation results.

  • PDF

A Study on Characteristics of Wet Gate Oxide and Nitride Oxide(NO) Device (Wet 게이트 산화막과 Nitride 산화막 소자의 특성에 관한 연구)

  • 이용희;최영규;류기한;이천희
    • Proceedings of the IEEK Conference
    • /
    • 1999.06a
    • /
    • pp.970-973
    • /
    • 1999
  • When the size of the device is decreased, the hot carrier degradation presents a severe problem for long-term device reliability. In this paper we fabricated & tested the 0.26${\mu}{\textrm}{m}$ NMOSFET with wet gate oxide and nitride oxide gate to compare that the characteristics of hot carrier effect, charge to breakdown, transistor Id_Vg curve and charge trapping using the Hp4145 device tester As a result we find that the characteristics of nitride oxide gate device better than wet gate oxide device, especially a hot carrier lifetime(nitride oxide gate device satisfied 30years, but the lifetime of wet gate oxide was only 0.1year), variation of Vg, charge to breakdown and charge trapping etc.

  • PDF

Fabrication of wide-head T-gate with 0.2 ${\mu}{\textrm}{m}$ gate length using E-beam lithography for MIMIC applications. (전자선 묘화를 이용한 0.2 ${\mu}{\textrm}{m}$의 게이트 길이를 갖는 MIMIC용 Wide-Head T-gate 제작)

  • 전병철;박덕수;신재완;양성환;박현창;이진구
    • Proceedings of the IEEK Conference
    • /
    • 1999.11a
    • /
    • pp.187-190
    • /
    • 1999
  • We have developed fabrication processes that form a wide-head T-gate with a 0.2 ${\mu}{\textrm}{m}$ gate length using the combination of thickness of each PMMA layer, line doses and development times for applications in millimeter- and micro-waves monolithic integrated circuits. The three-layer resist structure (PMMA/P(MMA-MAA)/PMMA = 1800 $\AA$/5800 A/1900$\AA$), 4nC/cm and over development were used for fabrication of a wide-head T-gate by the conventional double E-beam exposure technology. The experimented results show that the cross sectional area of T-gate fabricated by the proposed method is easily enlarged without additional processes.

  • PDF

Characterizations of nitrided gate oxides by fowler-nordheim tunneling electron injection (Fowler-nordheim 터널링 전자주입에 의한 질화 게이트 산화막의 특성 분석)

  • 장성수;문성근;노관종;노용한;이칠기
    • Journal of the Korean Institute of Telematics and Electronics D
    • /
    • v.35D no.7
    • /
    • pp.79-87
    • /
    • 1998
  • Nitrided oxides which have been investigated as alternative gate oxide for metal-oxide-semiconductor field effect devices were grown by two-step process using N$_{2}$O gas, and were chaacterized via a fowler-nordheim tunneling(FNT) electron injection technique. Electrical characteristics of nitrided gate oxides were superior to that of control oxides.Further, the FNT electron injection into the nitrided gate oxides reveals that gate oxides degrade more both if electrons were foreced to inject from the gate metal and if thicker nitrided gate oxides were used in the thickness range of 90~130.angs.. Models are suggested to explain these phenomena.

  • PDF

Simulation and Mask Drawing of Single Flux Quantum AND gate (단자속 양자 AND gate의 시뮬레이션과 Mask Drawing)

  • 정구락;임해용;박종혁;강준희;한택상
    • Progress in Superconductivity and Cryogenics
    • /
    • v.4 no.1
    • /
    • pp.35-39
    • /
    • 2002
  • We have simulated and laid out a Single Flux Quantum(SFQ) AND gate for Arithmetic Logic Unit by using XIC, WRspice and Lmeter. SFQ AND gate circuit is a combination of two D Flip-Flop. D Flip-Flop and dc SQUID are the similar shape form the fact that it has the loop inductor and two Josephson junction We obtained perating margins and accomplished layout of the AND gate. We got the margin of $\pm$38%. over. After layout, we drew mask for fabrication of SFQ AND sate. This mask was included AND gate, dcsfq, sfqdc, rs flip-flop and jtl.

Effect of a-Si:H TFT Instability on TFT-LCD Panel with Integrated Gate Driver Circuits (Gate 구동 회로를 집적한 TFT-LCD에서 a-Si:H TFT Instability의 영향)

  • Lee, Hyun-Su;Yi, Jun-Sin;Lee, Jong-Hwan
    • Proceedings of the KIEE Conference
    • /
    • 2005.11a
    • /
    • pp.172-175
    • /
    • 2005
  • a-Si TFT는 TFT-LCD의 화소 스위칭(swiching) 소자로 폭넓게 이용되고 있다. 현재는 a-Si을 이용하여 gate drive IC를 기판에 집적하는 기술이 연구, 적용되고 있는데 이때 가장 큰 제약은 문턱 전압의 이동이다. 펄스(pulse)형태로 인가되는 gate 전압에 의한 문턱 전압 이동은 a-Si:H gate에 인가되는 펄스의 크기, duty cycle, drain pulse의 크기 및 동작 온도에 기인하며 실험결과를 통해 입증된다. 초기의 DC Stress 측정 Data를 이용하여 문턱전압이동을 모델링/시뮬레이션한 결과 a-Si:H gate 회로설계 및 펄스 조건에 따라 stress시간에 따른 gate의 출력 파형 예측이 가능하고 상온에서 Von=21V를 인가한 결과, 약 4년후에서 시프트레지스터 출력 파형이 열화되기 시작한다.

  • PDF